Table 10-30. UART 1 Signal Descriptions
Chip signal name
Module signal
name
Description
I/O
UART1_CTS
CTS
Clear to send
I
UART1_RTS
RTS
Request to send
O
UART1_TX
TXD
Transmit data
O
UART1_RX
RXD
Receive data
I
Table 10-31. UART 2 Signal Descriptions
Chip signal name
Module signal
name
Description
I/O
UART2_CTS
CTS
Clear to send
I
UART2_RTS
RTS
Request to send
O
UART2_TX
TXD
Transmit data
O
UART2_RX
RXD
Receive data
I
Table 10-32. I
2
S0 Signal Descriptions
Chip signal name
Module signal
name
Description
I/O
I2S0_MCLK
SAI_MCLK
Audio Master Clock. The master clock is an input when externally
generated and an output when internally generated.
I/O
I2S0_RX_BCLK
SAI_RX_BCLK
Receive Bit Clock. The bit clock is an input when externally
generated and an output when internally generated.
I/O
I2S0_RX_FS
SAI_RX_SYNC
Receive Frame Sync. The frame sync is an input sampled
synchronously by the bit clock when externally generated and an
output generated synchronously by the bit clock when internally
generated.
I/O
I2S0_RXD
SAI_RX_DATA
Receive Data. The receive data is sampled synchronously by the
bit clock.
I
I2S0_TX_BCLK
SAI_TX_BCLK
Transmit Bit Clock. The bit clock is an input when externally
generated and an output when internally generated.
I/O
I2S0_TX_FS
SAI_TX_SYNC
Transmit Frame Sync. The frame sync is an input sampled
synchronously by the bit clock when externally generated and an
output generated synchronously by the bit clock when internally
generated.
I/O
I2S0_TXD
SAI_TX_DATA
Transmit Data. The transmit data is generated synchronously by
the bit clock and is tristated whenever not transmitting a word.
O
Chapter 10 Signal Multiplexing and Signal Descriptions
K22F Sub-Family Reference Manual , Rev. 3, 7/2014
Freescale Semiconductor, Inc.
225