DMA memory map (continued)
Absolute
address
(hex)
Register name
Width
(in bits)
Access Reset value
Section/
page
4000_905E
TCD Beginning Minor Loop Link, Major Loop Count
(Channel Linking Enabled)
(DMA_TCD2_BITER_ELINKYES)
16
R/W
Undefined
4000_905E
TCD Beginning Minor Loop Link, Major Loop Count
(Channel Linking Disabled) (DMA_TCD2_BITER_ELINKNO)
16
R/W
Undefined
4000_9060 TCD Source Address (DMA_TCD3_SADDR)
32
R/W
Undefined
4000_9064 TCD Signed Source Address Offset (DMA_TCD3_SOFF)
16
R/W
Undefined
4000_9066 TCD Transfer Attributes (DMA_TCD3_ATTR)
16
R/W
Undefined
4000_9068
TCD Minor Byte Count (Minor Loop Disabled)
(DMA_TCD3_NBYTES_MLNO)
32
R/W
Undefined
4000_9068
TCD Signed Minor Loop Offset (Minor Loop Enabled and
Offset Disabled) (DMA_TCD3_NBYTES_MLOFFNO)
32
R/W
Undefined
4000_9068
TCD Signed Minor Loop Offset (Minor Loop and Offset
Enabled) (DMA_TCD3_NBYTES_MLOFFYES)
32
R/W
Undefined
4000_906C
TCD Last Source Address Adjustment
(DMA_TCD3_SLAST)
32
R/W
Undefined
4000_9070 TCD Destination Address (DMA_TCD3_DADDR)
32
R/W
Undefined
4000_9074
TCD Signed Destination Address Offset
(DMA_TCD3_DOFF)
16
R/W
Undefined
4000_9076
TCD Current Minor Loop Link, Major Loop Count (Channel
Linking Enabled) (DMA_TCD3_CITER_ELINKYES)
16
R/W
Undefined
4000_9076 DMA_TCD3_CITER_ELINKNO
16
R/W
Undefined
4000_9078
TCD Last Destination Address Adjustment/Scatter Gather
Address (DMA_TCD3_DLASTSGA)
32
R/W
Undefined
4000_907C TCD Control and Status (DMA_TCD3_CSR)
16
R/W
Undefined
4000_907E
TCD Beginning Minor Loop Link, Major Loop Count
(Channel Linking Enabled)
(DMA_TCD3_BITER_ELINKYES)
16
R/W
Undefined
4000_907E
TCD Beginning Minor Loop Link, Major Loop Count
(Channel Linking Disabled) (DMA_TCD3_BITER_ELINKNO)
16
R/W
Undefined
4000_9080 TCD Source Address (DMA_TCD4_SADDR)
32
R/W
Undefined
4000_9084 TCD Signed Source Address Offset (DMA_TCD4_SOFF)
16
R/W
Undefined
4000_9086 TCD Transfer Attributes (DMA_TCD4_ATTR)
16
R/W
Undefined
4000_9088
TCD Minor Byte Count (Minor Loop Disabled)
(DMA_TCD4_NBYTES_MLNO)
32
R/W
Undefined
4000_9088
TCD Signed Minor Loop Offset (Minor Loop Enabled and
Offset Disabled) (DMA_TCD4_NBYTES_MLOFFNO)
32
R/W
Undefined
4000_9088
TCD Signed Minor Loop Offset (Minor Loop and Offset
Enabled) (DMA_TCD4_NBYTES_MLOFFYES)
32
R/W
Undefined
4000_908C
TCD Last Source Address Adjustment
(DMA_TCD4_SLAST)
32
R/W
Undefined
4000_9090 TCD Destination Address (DMA_TCD4_DADDR)
32
R/W
Undefined
Table continues on the next page...
Chapter 22 Enhanced Direct Memory Access (eDMA)
K22F Sub-Family Reference Manual , Rev. 3, 7/2014
Freescale Semiconductor, Inc.
427