MCGOUTCLK
MCGIRCLK
MCGFFCLK
DCOOUT
Multipurpose Clock Generator (MCG)
Clock
Monitor
IRCLKEN
PLLS
/ 2
5
ATMF
FLL
DMX32
MCGFLLCLK
FRDIV
n=0-7
/ 2
n
Internal
Reference
Slow Clock
Fast Clock
Clock
Generator
PRDIV
Sync
Auto Trim
Machine
ATMS
SCTRIM
SCFTRIM
FCTRIM
IREFSTEN
External
DRS
/ 2
Clock Valid
Peripheral
BUSCLK
MCGPLLCLK
IRCSCLK
IRCS
CLKS
CLKS
DCO
LP
Filter
IREFS
STOP
CLKS
PLLCLKEN
IREFS
MCG Crystal Oscillator
Enable Detect
n=0-7
/ 2
n
Oscillator
(OSC0)
Oscillator
(OSC2)
OSCSEL
OSCINIT
EREFS
HGO
RANGE
PLLS
Phase
Detector
Charge
Pump
Internal
Filter
VCO
VCOOUT
PLL
VDIV
/(24,25,26....55)
/(1,2,3...25)
FLTPRSRV
LOCRE0
LOCRE1
LOCS0
LOCS1
Lock
LOLS LOCK
Detector
LOLIE
CME1
OSCSELCLK
PLLCLKEN
RANGE
CME0
Oscillator
(OSC1)
Figure 25-1. Multipurpose Clock Generator (MCG) block diagram
NOTE
Refer to the chip configuration chapter to identify the oscillator
used in this MCU.
Introduction
K22F Sub-Family Reference Manual , Rev. 3, 7/2014
534
Freescale Semiconductor, Inc.