![Xilinx Virtex-II Pro PPC405 Скачать руководство пользователя страница 559](http://html1.mh-extra.com/html/xilinx/virtex-ii-pro-ppc405/virtex-ii-pro-ppc405_user-manual_3410279559.webp)
March 2002 Release
Virtex-II Pro™ Platform FPGA Documentation
1-800-255-7778
R
definition of
imprecise
masking
precise
priority
interrupt handler
base address
returning from
to
transferring control to
invalid instruction form
ITLB
TLB, instruction shadow TLB.
J
JTAG connector
JTAG debug port
L
link register
branch update
branching to
LK opcode field
,
stack
little endian
storage attribute, endian
byte-reverse instructions
data access
instruction fetch
operand alignment
PPC405 support
load address instruction
load immediate instruction
load instructions
byte reverse
load and reserve
load byte and zero
load halfword algebraic
load halfword and zero
load multiple word
load string
load word and zero
partially executed
load multiple instructions
load instructions.
load word and reserve
logical address
addressing, effective address.
logical instructions
logical-comparison
instructions
logical-shift instructions
LR
link register.
LRU
cache, LRU.
M
M storage attribute
storage attribute, memory
coherency.
MAC instructions
cross halfword to word
high halfword to word
to
low halfword to word
negative cross halfword to word
to
negative high halfword to word
to
negative low halfword to word
to
machine-check exception
machine-state register
after an interrupt
APU-unavailable
critical-interrupt enable
,
data relocate
debug-interrupt enable
external-interrupt enable
FPU-unavailable
instruction relocate
instructions
machine-check enable
reset state
wait-state enable
masking interrupts
memory coherency
memory management
memory synchronization
synchronization, storage.
memory-control instructions
modulo arithmetic
most-recent reset
move register instruction
move to CR instruction
MSR
machine-state register.
multiply instructions
cross halfword to word
high halfword to word
low halfword to word
word to word
N
negation instructions
negative MAC instructions
MAC instructions.
noncritical exception
no-operation instruction
O
OEA
PowerPC.
operand alignment
alignment exception
definition
performance effects
optional instructions
P
page translation
page number
page-translation table
process ID
paging
TLB.
and cache synonyms
executable pages
no-access-allowed pages
non-executable pages
page locking
page replacement
page size
process protection
read-only pages
recording accesses
recording changes
table walking
writable pages
,
persistent exceptions
physical memory
physical-page number
PID
process ID register.
pipeline stall
PIT
programmable-interval timer.
PIT exception
PLB-request priority
PowerPC
architecture components
Book-E architecture
embedded-environment
architecture
features not in architecture
latitude within the architecture
OEA
UISA
VEA
PPC405
caches
,
central-processing unit
debug resources
exception-handling logic
external interfaces
memory system
memory-management unit
timers
preferred instruction form
privileged instructions
privileged mode
privileged registers
problem state
user mode.
process ID
process ID register
process tag
,
processor reset
reset.
processor version register
Содержание Virtex-II Pro PPC405
Страница 1: ...R Volume 2 a PPC405 User Manual Virtex II Pro Platform FPGA Developer s Kit March 2002 Release...
Страница 14: ...322 www xilinx com March 2002 Release 1 800 255 7778 Virtex II Pro Platform FPGA Documentation Preface R...
Страница 252: ...560 www xilinx com March 2002 Release 1 800 255 7778 Virtex II Pro Platform FPGA Documentation R...
Страница 260: ...568 www xilinx com March 2002 Release 1 800 255 7778 Virtex II Pro Platform FPGA Documentation R...
Страница 562: ...870 www xilinx com March 2002 Release 1 800 255 7778 Virtex II Pro Platform FPGA Documentation R...