![Xilinx Virtex-II Pro PPC405 Скачать руководство пользователя страница 557](http://html1.mh-extra.com/html/xilinx/virtex-ii-pro-ppc405/virtex-ii-pro-ppc405_user-manual_3410279557.webp)
March 2002 Release
Virtex-II Pro™ Platform FPGA Documentation
1-800-255-7778
A
addition instructions
addressing
page translation.
effective address
register indirect
register-indirect immediate-index
register-indirect index
algebraic-compare instructions
algebraic-shift instructions
alignment
operand alignment.
alignment exception
partial instruction execution
APU-unavailable exception
atomic memory access
B
big endian
boundary-scan description
language
boundedly undefined
branch instructions
conditional branch.
AA opcode field
BD opcode field
branch to CTR
branch to LR
,
branch-conditional absolute
branch-conditional relative
branch-unconditional absolute
branch-unconditional relative
LI opcode field
LK opcode field
,
target address calculation
branch prediction
default prediction
link register stack
overriding default prediction
simplified mnemonics
y bit
branch taken (BT)
debug events.
byte, definition
byte-reverse instructions
load instructions.
store instructions.
C
cache
access example
congruence class
debug control
debug instructions
dirty
flush
hit
,
line
losing coherency
to
LRU
miss
physical index
physical tag
self-modifying code
software enforced coherency
to
virtual index
,
cache block
cache, line.
cache-control instructions
to
DAC debug events
effect of access protection
chip reset
reset.
clear register instructions
compare instructions
complement register
instruction
condition register
CR mask (CRM)
CR0
CR1
CR-logical instructions
effect of Rc opcode field
equal (EQ)
greater than (GT)
integer instruction update
less than (LT)
move instructions
negative (LT)
positive (GT)
summary overflow (SO)
zero (EQ)
conditional branch
BI opcode field
BO opcode field
simplified mnemonics
to
specifying conditions
specifying CR bits
congruence class
cache, congruence class.
context synchronization
synchronization, context.
core-configuration register
programming guidelines
count leading-zeros
instructions
count register
branching to
CR
condition register.
critical exception
critical-input exception
CTR
count register.
D
DACn
data address-compare registers.
data address-compare (DAC)
debug events.
data address-compare registers
data cache
cache.
control instructions
to
fill buffer
hint instructions
line buffer
load without allocate
load word as line
operation
pipeline stall
PLB priority
store without allocate
data exception-address register
data relocate
virtual mode.
data TLB-miss exception
data value-compare (DVC)
debug events.
data value-compare registers
data-cache cacheability register
data-cache write-through
register
data-storage exception
partial instruction execution
U0 exception
DBCRn
debug-control registers.
DBSR
debug-status register.
DCR
device control register.
DCU
data cache.
DEAR
data exception-address register.
debug
cache
to
debug events
branch taken (BT)
cache-control instructions
DAC address-range match
DAC exact-address match
Index
Содержание Virtex-II Pro PPC405
Страница 1: ...R Volume 2 a PPC405 User Manual Virtex II Pro Platform FPGA Developer s Kit March 2002 Release...
Страница 14: ...322 www xilinx com March 2002 Release 1 800 255 7778 Virtex II Pro Platform FPGA Documentation Preface R...
Страница 252: ...560 www xilinx com March 2002 Release 1 800 255 7778 Virtex II Pro Platform FPGA Documentation R...
Страница 260: ...568 www xilinx com March 2002 Release 1 800 255 7778 Virtex II Pro Platform FPGA Documentation R...
Страница 562: ...870 www xilinx com March 2002 Release 1 800 255 7778 Virtex II Pro Platform FPGA Documentation R...