![Xilinx Virtex-II Pro PPC405 Скачать руководство пользователя страница 230](http://html1.mh-extra.com/html/xilinx/virtex-ii-pro-ppc405/virtex-ii-pro-ppc405_user-manual_3410279230.webp)
538
March 2002 Release
1-800-255-7778
Virtex-II Pro™ Platform FPGA Documentation
R
Debug-Control Registers
Two debug-control registers are supported by the PPC405: DBCR0 and
DBCR1.
Debug-control register 0 (DBCR0) is used to enable the debug modes. It also is
used to enable instruction-complete, branch-taken, exception-taken, and trap-
instruction debug events. It controls the various features of the instruction
address-compare debug event. DBCR0 is also used to freeze the timers during
a debug event.
shows the format of the DBCR0 register. The fields in
the DBCR0 are defined as shown in
.
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
30 31
EDM IDM
RST
IC BT EDE TDE 1A1 1A2 1A12 1A12X 1A3 1A4
1A34
1A34X 1A12T 1A34T
FT
Figure 9-1:
Debug-Control Register 0 (DBCR0)
Table 9-1:
Debug-Control Register 0 (DBCR0) Field Definitions
Bit
Name
Function
Description
0
EDM
External-Debug Mode
0—Disabled
1—Enabled
Specifies whether or not external-debug mode is
enabled.
1
IDM
Internal-Debug Mode
0—Disabled
1—Enabled
Specifies whether or not internal-debug mode is
enabled.
2:3
RST
Reset
00—No reset
01—Processor reset
10—Chip reset
11—System reset
Causes the specified reset to occur when written.
The reset occurs immediately after the processor
recognizes the value written to the register.
4
IC
Instruction-Complete Debug Event
0—Disabled
1—Enabled
Specifies whether or not the instruction-complete
debug event is enabled.
5
BT
Branch-Taken Debug Event
0—Disabled
1—Enabled
Specifies whether or not the branch-taken debug
event is enabled.
6
EDE
Exception-Taken Debug Event
0—Disabled
1—Enabled
Specifies whether or not the exception debug event
is enabled.
7
TDE
Trap-Instruction Debug Event
0—Disabled
1—Enabled
Specifies whether or not the trap debug event is
enabled.
8
IA1
Instruction Address-Compare 1 Debug Event
0—Disabled
1—Enabled
Specifies whether or not the instruction address-
compare 1 (IAC1) debug event is enabled.
9
IA2
Instruction Address-Compare 2 Debug Event
0—Disabled
1—Enabled
Specifies whether or not the instruction address-
compare 2 (IAC2) debug event is enabled.
Содержание Virtex-II Pro PPC405
Страница 1: ...R Volume 2 a PPC405 User Manual Virtex II Pro Platform FPGA Developer s Kit March 2002 Release...
Страница 14: ...322 www xilinx com March 2002 Release 1 800 255 7778 Virtex II Pro Platform FPGA Documentation Preface R...
Страница 252: ...560 www xilinx com March 2002 Release 1 800 255 7778 Virtex II Pro Platform FPGA Documentation R...
Страница 260: ...568 www xilinx com March 2002 Release 1 800 255 7778 Virtex II Pro Platform FPGA Documentation R...
Страница 562: ...870 www xilinx com March 2002 Release 1 800 255 7778 Virtex II Pro Platform FPGA Documentation R...