![Xilinx Virtex-II Pro PPC405 Скачать руководство пользователя страница 522](http://html1.mh-extra.com/html/xilinx/virtex-ii-pro-ppc405/virtex-ii-pro-ppc405_user-manual_3410279522.webp)
830
March 2002 Release
1-800-255-7778
Virtex-II Pro™ Platform FPGA Documentation
Appendix C:
Simplified Mnemonics
R
Special-Purpose Registers
Special-purpose register instructions use the SPR number (SPRN) to specify the register
being read or written. The simplified mnemonics in
encode the SPR name as
part of the mnemonic rather than requiring a numeric SPRN operand.
Clear Left Immediate
clrlwi
r
A,
r
S,
n
(
n
<
32)
rlwinm
r
A,
r
S, 0,
n
, 31
clrlwi.
r
A,
r
S,
n
(
n
<
32)
rlwinm.
r
A,
r
S, 0,
n
, 31
Clear Right Immediate
clrrwi
r
A,
r
S,
n
(
n
<
32)
rlwinm
r
A,
r
S, 0, 0, 31
−
n
clrrwi.
r
A,
r
S,
n
(
n
<
32)
rlwinm.
r
A,
r
S, 0, 0, 31
−
n
Clear Left and Shift Left Immediate
clrlslwi
r
A,
r
S,
b
,
n
(
n
≤
b
≤
31)
rlwinm
r
A,
r
S,
b
−
n
, 31
−
n
clrlslwi.
r
A,
r
S,
b
,
n
(
n
≤
b
≤
31)
rlwinm.
r
A,
r
S,
b
−
n
, 31
−
n
Table C-15:
Simplified Mnemonics for Rotate and Shift Instructions
(Continued)
Operation
Simplified Mnemonic
Equivalent Mnemonic
Table C-16:
Simplified Mnemonics for Special-Purpose Register Instructions
Special-Purpose Register
Move to SPR
Move from SPR
Simplified
Mnemonic
Equivalent
Mnemonic
Simplified
Mnemonic
Equivalent
Mnemonic
Core-Configuration Register 0
mtccr0 r
S
mtspr
947,
r
S
mfccr0 r
D
mfspr r
D, 947
Count Register
mtctr r
S
mtspr
9,
r
S
mfctr r
D
mfspr r
D, 9
Data Address-Compare 1
mtdac1 r
S
mtspr
1014,
r
S
mfdac1 r
D
mfspr r
D, 1014
Data Address-Compare 2
mtdac2 r
S
mtspr
1015,
r
S
mfdac2 r
D
mfspr r
D, 1015
Debug-Control Register 0
mtdbcr0 r
S
mtspr
1010,
r
S
mfdbcr0 r
D
mfspr r
D, 1010
Debug-Control Register 1
mtdbcr1 r
S
mtspr
957,
r
S
mfdbcr1 r
D
mfspr r
D, 957
Debug-Status Register
mtdbsr r
S
1
mtspr
1008,
r
S
1
mfdbsr r
D
mfspr r
D, 1008
Data-Cache Cachability Register
mtdccr r
S
mtspr
1018,
r
S
mfdccr r
D
mfspr r
D, 1018
Data-Cache Write-Through Register
mtdcwr r
S
mtspr
954,
r
S
mfdcwr r
D
mfspr r
D, 954
Data-Error Address Register
mtdear r
S
mtspr
981,
r
S
mfdear r
D
mfspr r
D, 981
Data Value-Compare 1
mtdvc1 r
S
mtspr
950,
r
S
mfdvc1 r
D
mfspr r
D, 950
Data Value-Compare 2
mtdvc2 r
S
mtspr
951,
r
S
mfdvc2 r
D
mfspr r
D, 951
Exception-Syndrome Register
mtesr r
S
mtspr
980,
r
S
mfesr r
D
mfspr r
D, 980
Exception-Vector Prefix Register
mtevpr r
S
mtspr
982,
r
S
mfevpr r
D
mfspr r
D, 982
Instruction Address-Compare 1
mtiac1 r
S
mtspr
1012,
r
S
mfiac1 r
D
mfspr r
D, 1012
Instruction Address-Compare 2
mtiac2 r
S
mtspr
1013,
r
S
mfiac2 r
D
mfspr r
D, 1013
Instruction Address-Compare 3
mtiac3 r
S
mtspr
948,
r
S
mfiac3 r
D
mfspr r
D, 948
Instruction Address-Compare 4
mtiac4 r
S
mtspr
949,
r
S
mfiac4 r
D
mfspr r
D, 949
Instruction-Cache Cachability Register
mticcr r
S
mtspr
1019,
r
S
mficcr r
D
mfspr r
D, 1019
Instruction-Cache Debug-Data Register
—
—
mficdbdr r
D
mfspr r
D, 979
Link Register
mtlr r
S
mtspr
8,
r
S
mflr r
D
mfspr r
D, 8
Notes:
1.
Performs a clear to zero operation.
Содержание Virtex-II Pro PPC405
Страница 1: ...R Volume 2 a PPC405 User Manual Virtex II Pro Platform FPGA Developer s Kit March 2002 Release...
Страница 14: ...322 www xilinx com March 2002 Release 1 800 255 7778 Virtex II Pro Platform FPGA Documentation Preface R...
Страница 252: ...560 www xilinx com March 2002 Release 1 800 255 7778 Virtex II Pro Platform FPGA Documentation R...
Страница 260: ...568 www xilinx com March 2002 Release 1 800 255 7778 Virtex II Pro Platform FPGA Documentation R...
Страница 562: ...870 www xilinx com March 2002 Release 1 800 255 7778 Virtex II Pro Platform FPGA Documentation R...