![Xilinx Virtex-II Pro PPC405 Скачать руководство пользователя страница 214](http://html1.mh-extra.com/html/xilinx/virtex-ii-pro-ppc405/virtex-ii-pro-ppc405_user-manual_3410279214.webp)
522
March 2002 Release
1-800-255-7778
Virtex-II Pro™ Platform FPGA Documentation
Chapter 7:
Exceptions and Interrupts
R
The debug-status register (DBSR) is also updated as a result of a debug interrupt. See
, for more information on the DBSR.
SRR2
Loaded based on the debug event, as follows:
BT
DAC
IAC
TDE
Loaded with the effective address of the instruction that caused the
debug exception.
DVC
IC
Loaded with the effective address of the instruction
following
the
instruction that caused the debug exception.
EDE
Loaded with the 32-bit exception-vector physical address of the
exception
that caused the debug interrupt. This corresponds to the first
instruction in the interrupt handler.
UDE
Loaded with the effective address of the next-sequential instruction to
be executed at the point the debug interrupt occurs.
SRR3
Loaded with a copy of the MSR at the point the interrupt occurs.
ESR
Not used.
DEAR
MSR
[AP, APE, WE, CE, EE, PR, FP, FE0, DWE, DE, FE1, IR, DR]
←
0.
[ME]
←
Unchanged.
Register
Value After Interrupt
DBSR
Updated to reflect the debug event.
Register
Value After Interrupt
Содержание Virtex-II Pro PPC405
Страница 1: ...R Volume 2 a PPC405 User Manual Virtex II Pro Platform FPGA Developer s Kit March 2002 Release...
Страница 14: ...322 www xilinx com March 2002 Release 1 800 255 7778 Virtex II Pro Platform FPGA Documentation Preface R...
Страница 252: ...560 www xilinx com March 2002 Release 1 800 255 7778 Virtex II Pro Platform FPGA Documentation R...
Страница 260: ...568 www xilinx com March 2002 Release 1 800 255 7778 Virtex II Pro Platform FPGA Documentation R...
Страница 562: ...870 www xilinx com March 2002 Release 1 800 255 7778 Virtex II Pro Platform FPGA Documentation R...