March 2002 Release
515
Virtex-II Pro™ Platform FPGA Documentation
1-800-255-7778
Interrupt Reference
R
APU-Unavailable Interrupt (0x0F20)
Programs running on the PPC405D5 cannot cause this interrupt to occur because the
auxiliary-processor unit is not implemented. It is shown for completeness to assist in
porting software between systems containing different implementations of the PowerPC
405 processor.
Interrupt Classification
•
Noncritical—return using the
rfi
instruction.
•
Synchronous.
•
Precise.
Description
APU-unavailable exceptions occur when a program attempts to execute an implemented
auxiliary-processor instruction when the APU is disabled (MSR[AP]
=
0).
Affected Registers
Register
Value After Interrupt
SRR0
Loaded with the effective address of the instruction that caused the APU-
unavailable exception.
SRR1
Loaded with a copy of the MSR at the point the interrupt occurs.
SRR2
Not used.
SRR3
ESR
DEAR
MSR
[AP, APE, WE, EE, PR, FP, FE0, DWE, FE1, IR, DR]
←
0.
[CE, ME, DE]
←
Unchanged.
Содержание Virtex-II Pro PPC405
Страница 1: ...R Volume 2 a PPC405 User Manual Virtex II Pro Platform FPGA Developer s Kit March 2002 Release...
Страница 14: ...322 www xilinx com March 2002 Release 1 800 255 7778 Virtex II Pro Platform FPGA Documentation Preface R...
Страница 252: ...560 www xilinx com March 2002 Release 1 800 255 7778 Virtex II Pro Platform FPGA Documentation R...
Страница 260: ...568 www xilinx com March 2002 Release 1 800 255 7778 Virtex II Pro Platform FPGA Documentation R...
Страница 562: ...870 www xilinx com March 2002 Release 1 800 255 7778 Virtex II Pro Platform FPGA Documentation R...