![Xilinx Virtex-II Pro PPC405 Скачать руководство пользователя страница 233](http://html1.mh-extra.com/html/xilinx/virtex-ii-pro-ppc405/virtex-ii-pro-ppc405_user-manual_3410279233.webp)
March 2002 Release
541
Virtex-II Pro™ Platform FPGA Documentation
1-800-255-7778
R
The DBCR1 is a privileged SPR with an address of 957 (0x3BD) and is read and
written using the
mfspr
and
mtspr
instructions.
Debug-Status Register
The PPC405 contains a 32-bit debug-status register (DBSR). Fields within the
register are set by the various debug events to report debug status. The DBSR
can be updated by a debug event even when all debug modes are disabled.
DBSR[MRR] is updated by a reset, not by a debug event.
shows the
format of the DBSR register. The fields in the DBSR are defined as shown in
16:19
DV1BE
Data-Value Compare 1 Byte Enables
Specifies which bytes in the DVC1 register are used
in the comparison. Each DV1BE bit corresponds to a
byte in the DVC1 register.
DVC1 events are
disabled
when DV1BE
=
0b0000.
20:23
DV2BE
Data-Value Compare 2 Byte Enables
Specifies which bytes in the DVC2 register are used
in the comparison. Each DV2BE bit corresponds to a
byte in the DVC2 register.
DVC2 events are
disabled
when DV2BE
=
0b0000.
24:31
Reserved
Table 9-2:
Debug-Control Register 1 (DBCR1) Field Definitions
(Continued)
Bit
Name
Function
Description
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
21
22 23
24
31
IC BT EDE TIE UDE IA1
IA2 DR1 DW1 DR2 DW2
IDE
IA3
IA4
MRR
Figure 9-3:
Debug-Status Register (DBSR)
Table 9-3:
Debug-Status Register (DBSR) Field Definitions
Bit
Name
Function
Description
0
IC
Instruction-Complete Debug Event
0—Did not occur
1—Occurred
Indicates whether an instruction-complete debug
event occurred.
1
BT
Branch-Taken Debug Event
0—Did not occur
1—Occurred
Indicates whether a branch-taken debug event
occurred.
2
EDE
Exception-Taken Debug Event
0—Did not occur
1—Occurred
Indicates whether an exception-taken debug event
occurred.
3
TDE
Trap-Instruction Debug Event
0—Did not occur
1—Occurred
Indicates whether a trap-instruction debug event
occurred.
4
UDE
Unconditional Debug Event
0—Did not occur
1—Occurred
Indicates whether an unconditional debug event
occurred.
5
IA1
Instruction-Address Compare 1 Debug Event
0—Did not occur
1—Occurred
Indicates whether an IAC1 debug event occurred.
Содержание Virtex-II Pro PPC405
Страница 1: ...R Volume 2 a PPC405 User Manual Virtex II Pro Platform FPGA Developer s Kit March 2002 Release...
Страница 14: ...322 www xilinx com March 2002 Release 1 800 255 7778 Virtex II Pro Platform FPGA Documentation Preface R...
Страница 252: ...560 www xilinx com March 2002 Release 1 800 255 7778 Virtex II Pro Platform FPGA Documentation R...
Страница 260: ...568 www xilinx com March 2002 Release 1 800 255 7778 Virtex II Pro Platform FPGA Documentation R...
Страница 562: ...870 www xilinx com March 2002 Release 1 800 255 7778 Virtex II Pro Platform FPGA Documentation R...