![Xilinx Virtex-II Pro PPC405 Скачать руководство пользователя страница 523](http://html1.mh-extra.com/html/xilinx/virtex-ii-pro-ppc405/virtex-ii-pro-ppc405_user-manual_3410279523.webp)
March 2002 Release
831
Virtex-II Pro™ Platform FPGA Documentation
1-800-255-7778
Subtract Instructions
R
Subtract Instructions
The subtract-from instructions subtract the second operand (
r
A) from the third operand
(
r
B). The simplified mnemonics in
use the order in which the third operand is
subtracted from the second operand.
Process ID Register
mtpid r
S
mtspr
945,
r
S
mfpid r
D
mfspr r
D, 945
Programmable-Interval Timer
mtpit r
S
mtspr
987,
r
S
mfpit r
D
mfspr r
D, 987
Processor-Version Register
—
—
mfpvr r
D
mfspr r
D, 287
Storage Guarded Register
mtsgr r
S
mtspr
953,
r
S
mfsgr r
D
mfspr r
D, 953
Storage Little-Endian Register
mtsler r
S
mtspr
955,
r
S
mfsler r
D
mfspr r
D, 955
SPR General-Purpose Register 0
mtsprg0 r
S
mtspr
272,
r
S
mfsprg0 r
D
mfspr r
D, 272
SPR General-Purpose Register 1
mtsprg1 r
S
mtspr
273,
r
S
mfsprg1 r
D
mfspr r
D, 273
SPR General-Purpose Register 2
mtsprg2 r
S
mtspr
274,
r
S
mfsprg2 r
D
mfspr r
D, 274
SPR General-Purpose Register 3
mtsprg3 r
S
mtspr
275,
r
S
mfsprg3 r
D
mfspr r
D, 275
SPR General-Purpose Register 4
—
—
mfsprg4 r
D
mfspr r
D, 260
SPR General-Purpose Register 4
mtsprg4 r
S
mtspr
276,
r
S
—
—
SPR General-Purpose Register 5
—
—
mfsprg5 r
D
mfspr r
D, 261
SPR General-Purpose Register 5
mtsprg5 r
S
mtspr
277,
r
S
—
—
SPR General-Purpose Register 6
—
—
mfsprg6 r
D
mfspr r
D, 262
SPR General-Purpose Register 6
mtsprg6 r
S
mtspr
278,
r
S
—
—
SPR General-Purpose Register 7
—
—
mfsprg7 r
D
mfspr r
D, 263
SPR General-Purpose Register 7
mtsprg7 r
S
mtspr
279,
r
S
—
—
Save/Restore Register 0
mtsrr0 r
S
mtspr
26,
r
S
mfsrr0 r
D
mfspr r
D, 26
Save/Restore Register 1
mtsrr1 r
S
mtspr
27,
r
S
mfsrr1 r
D
mfspr r
D, 27
Save/Restore Register 2
mtsrr2 r
S
mtspr
990,
r
S
mfsrr2 r
D
mfspr r
D, 990
Save/Restore Register 3
mtsrr3 r
S
mtspr
991,
r
S
mfsrr3 r
D
mfspr r
D, 991
Storage User-Defined 0 Register
mtsu0r r
S
mtspr
956,
r
S
mfsu0r r
D
mfspr r
D, 956
Time-Base Lower
mttbl r
S
mtspr
284,
r
S
mftbl r
D
mftb r
D, 268
Time-Base Upper
mttbu r
S
mtspr
285,
r
S
mftbu r
D
mftb r
D, 269
Timer-Control Register
mttcr r
S
mtspr
986,
r
S
mftcr r
D
mfspr r
D, 986
Timer-Status Register
mttsr r
S
1
mtspr
984,
r
S
1
mftsr r
D
mfspr r
D, 984
User SPR General-Purpose Register 0
mtusprg0 r
S
mtspr
256,
r
S
mfusprg0 r
D
mfspr r
D, 256
Fixed-Point Exception Register
mtxer r
S
mtspr
1,
r
S
mfxer r
D
mfspr r
D, 1
Zone-Protection Register
mtzpr r
S
mtspr
944,
r
S
mfzpr r
D
mfspr r
D, 944
Table C-16:
Simplified Mnemonics for Special-Purpose Register Instructions
(Continued)
Special-Purpose Register
Move to SPR
Move from SPR
Simplified
Mnemonic
Equivalent
Mnemonic
Simplified
Mnemonic
Equivalent
Mnemonic
Notes:
1.
Performs a clear to zero operation.
Содержание Virtex-II Pro PPC405
Страница 1: ...R Volume 2 a PPC405 User Manual Virtex II Pro Platform FPGA Developer s Kit March 2002 Release...
Страница 14: ...322 www xilinx com March 2002 Release 1 800 255 7778 Virtex II Pro Platform FPGA Documentation Preface R...
Страница 252: ...560 www xilinx com March 2002 Release 1 800 255 7778 Virtex II Pro Platform FPGA Documentation R...
Страница 260: ...568 www xilinx com March 2002 Release 1 800 255 7778 Virtex II Pro Platform FPGA Documentation R...
Страница 562: ...870 www xilinx com March 2002 Release 1 800 255 7778 Virtex II Pro Platform FPGA Documentation R...