![Xilinx Virtex-II Pro PPC405 Скачать руководство пользователя страница 232](http://html1.mh-extra.com/html/xilinx/virtex-ii-pro-ppc405/virtex-ii-pro-ppc405_user-manual_3410279232.webp)
540
March 2002 Release
1-800-255-7778
Virtex-II Pro™ Platform FPGA Documentation
R
Table 9-2:
Debug-Control Register 1 (DBCR1) Field Definitions
Bit
Name
Function
Description
0
D1R
Data Address-Compare 1 Read Debug Event
0—Disabled
1—Enabled
Specifies whether or not the data address-compare 1
(DAC1) debug event is enabled for reads.
1
D2R
Data Address-Compare 2 Read Debug Event
0—Disabled
1—Enabled
Specifies whether or not the data address-compare 2
(DAC2) debug event is enabled for reads.
2
D1W
Data Address-Compare 1 Write Debug Event
0—Disabled
1—Enabled
Specifies whether or not the data address-compare 1
(DAC1) debug event is enabled for writes.
3
D2W
Data Address-Compare 2 Write Debug Event
0—Disabled
1—Enabled
Specifies whether or not the data address-compare 2
(DAC2) debug event is enabled for writes.
4:5
D1S
Data Address-Compare 1 Size
00—Compare all bits
01—Ignore least-significant bit
10—Ignore least-significant two bits
11—Ignore least-significant five bits
Specifies the granularity of DAC1 exact-address
comparisons:
00—Byte granular
01—Halfword granular
10—Word granular
11—Cache-line (8-byte) granular
6:7
D2S
Data Address-Compare 2 Size
00—Compare all bits
01—Ignore least-significant bit
10—Ignore least-significant two bits
11—Ignore least-significant five bits
Specifies the granularity of DAC2 exact-address
comparisons:
00—Byte granular
01—Halfword granular
10—Word granular
11—Cache-line (8-byte) granular
8
DA12
Data-Address Range-Compare 1-2
0—Disabled
1—Enabled
Data address-compare registers DAC1 and DAC2
specify an address range used by either the DAC1 or
DAC2 debug events. If address-range comparison is
disabled, exact-address comparison is enabled.
9
DA12X
DA12 Range-Compare Exclusive
0—Inclusive
1—Exclusive
Specifies whether the DA12 address range (enabled
by bit 8) is an inclusive range or an exclusive range.
10:11
Reserved
12:13
DV1M
Data-Value Compare 1 Mode
00—Undefined
01—All selected bytes must match
10—At least one selected byte must match
11—At least one selected halfword must match
Specifies the conditions under which a data value-
comparison with the DVC1 register causes a debug
event (DVC1 event). The comparison is made using
the bytes selected by DV1BE.
14:15
DV2M
Data-Value Compare 2 Mode
00—Undefined
01—All selected bytes must match
10—At least one selected byte must match
11—At least one selected halfword must match
Specifies the conditions under which a data value-
comparison with the DVC2 register causes a debug
event (DVC2 event). The comparison is made using
the bytes selected by DV2BE.
Содержание Virtex-II Pro PPC405
Страница 1: ...R Volume 2 a PPC405 User Manual Virtex II Pro Platform FPGA Developer s Kit March 2002 Release...
Страница 14: ...322 www xilinx com March 2002 Release 1 800 255 7778 Virtex II Pro Platform FPGA Documentation Preface R...
Страница 252: ...560 www xilinx com March 2002 Release 1 800 255 7778 Virtex II Pro Platform FPGA Documentation R...
Страница 260: ...568 www xilinx com March 2002 Release 1 800 255 7778 Virtex II Pro Platform FPGA Documentation R...
Страница 562: ...870 www xilinx com March 2002 Release 1 800 255 7778 Virtex II Pro Platform FPGA Documentation R...