![Xilinx Virtex-II Pro PPC405 Скачать руководство пользователя страница 194](http://html1.mh-extra.com/html/xilinx/virtex-ii-pro-ppc405/virtex-ii-pro-ppc405_user-manual_3410279194.webp)
502
March 2002 Release
1-800-255-7778
Virtex-II Pro™ Platform FPGA Documentation
Chapter 7:
Exceptions and Interrupts
R
check exception when machine-check interrupts are disabled. It is recommended that
instruction machine-check interrupt handlers clear the ESR[MSI] bit prior to returning to
the interrupted program.
If machine-check interrupts are enabled (MSR[ME]
=
1), an instruction machine-check
exception sets ESR[MCI] and clears all other ESR bits.
The ESR is a privileged SPR with an address of 980 (0x3D4) and is read and written using
the
mfspr
and
mtspr
instructions.
Data Exception-Address Register
The data exception-address register (DEAR) is a 32-bit register that contains the memory-
operand effective address of the data-access instruction that caused one of the following
exceptions:
•
Alignment exception.
•
Data-storage exception.
•
Data TLB-miss exception.
shows the format of the DEAR register.
The DEAR is a privileged SPR with an address of 981 (0x3D5) and is read and written using
the
mfspr
and
mtspr
instructions.
Interrupt Reference
This section describes each interrupt, using the following outline:
•
The name of each interrupt is shown, followed by its exception-vector offset.
•
Interrupts are classified based on whether they are critical or noncritical, synchronous
or asynchronous, and precise or imprecise.
•
The conditions that cause the exception for which the interrupt occurs are described.
•
The methods used to enable and disable (mask) the interrupt are described, if
applicable.
•
The values of the registers affected by taking the interrupt are shown.
0
31
Data-Access Effective Address
Figure 7-6:
Data Exception-Address Register (DEAR)
Содержание Virtex-II Pro PPC405
Страница 1: ...R Volume 2 a PPC405 User Manual Virtex II Pro Platform FPGA Developer s Kit March 2002 Release...
Страница 14: ...322 www xilinx com March 2002 Release 1 800 255 7778 Virtex II Pro Platform FPGA Documentation Preface R...
Страница 252: ...560 www xilinx com March 2002 Release 1 800 255 7778 Virtex II Pro Platform FPGA Documentation R...
Страница 260: ...568 www xilinx com March 2002 Release 1 800 255 7778 Virtex II Pro Platform FPGA Documentation R...
Страница 562: ...870 www xilinx com March 2002 Release 1 800 255 7778 Virtex II Pro Platform FPGA Documentation R...