![Xilinx Virtex-II Pro PPC405 Скачать руководство пользователя страница 121](http://html1.mh-extra.com/html/xilinx/virtex-ii-pro-ppc405/virtex-ii-pro-ppc405_user-manual_3410279121.webp)
March 2002 Release
429
Virtex-II Pro™ Platform FPGA Documentation
1-800-255-7778
R
Chapter 4
PPC405 Privileged-Mode Programming
Model
This chapter presents an overview of the processor resources and instructions available to
privileged-mode programs running on the PPC405. These resources and instructions are
part of the
privileged-programming model
. From privileged mode, software can access all
processor resources and can execute all instructions supported by the PPC405. Typically,
only system software runs in privileged mode and applications run in user mode.
The remaining chapters in this book present portions of the system-programming
resources in greater detail, as follows:
•
describes the resources available for
managing the caches and memory protection.
•
describes the PPC405 address-translation
capabilities.
•
describes the exception mechanism and how
the processor interrupts program execution so that exceptions can be handled.
•
describes the time base and timer registers.
•
describes the resources available in the PPC405 for debugging
software and hardware.
Privileged Registers
shows additional registers supported by the PPC405 in privileged mode. These
registers are accessed by software only when the processor is operating in privileged
mode. In the PPC405, all privileged registers are 32 bits wide except for the time base, as
described in
.
The machine-state register, SPR general-purpose registers, and processor-version register
are described in the following sections of this chapter. This chapter also describes device
control registers which are implemented outside the PPC405 but are accessed by software
running on the PPC405. The remaining privileged registers are described in other chapters
as follows:
•
The core-configuration register (CCR0) is described in
•
The processor ID register (PID) is described in
•
The zone-protection register (ZPR) is described in
Virtual-Mode Access Protection
•
The storage-attribute control registers are described in
•
Содержание Virtex-II Pro PPC405
Страница 1: ...R Volume 2 a PPC405 User Manual Virtex II Pro Platform FPGA Developer s Kit March 2002 Release...
Страница 14: ...322 www xilinx com March 2002 Release 1 800 255 7778 Virtex II Pro Platform FPGA Documentation Preface R...
Страница 252: ...560 www xilinx com March 2002 Release 1 800 255 7778 Virtex II Pro Platform FPGA Documentation R...
Страница 260: ...568 www xilinx com March 2002 Release 1 800 255 7778 Virtex II Pro Platform FPGA Documentation R...
Страница 562: ...870 www xilinx com March 2002 Release 1 800 255 7778 Virtex II Pro Platform FPGA Documentation R...