GD32F10x User Manual
253
Reset value: 0x0000 0000
This register can be accessed by half-word(16-bit) or word(32-bit) access.
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
RUD
PUD
r
r
Bits
Fields
Descriptions
31:2
Reserved
Must be kept at reset value.
1
RUD
Free watchdog timer counter reload value update.
During a write operation to FWDGT_RLD register, this bit is set and the value read
from FWDGT_RLD register is invalid. This bit is reset by hardware after the update
operation of FWDGT_RLD register.
0
PUD
Free watchdog timer prescaler value update.
During a write operation to FWDGT_PSC register, this bit is set and the value read
from FWDGT_PSC register is invalid. This bit is reset by hardware after the update
operation of FWDGT_PSC register.
Summary of Contents for GD32F10 Series
Page 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Page 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Page 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Page 427: ...GD32F10x User Manual 427 value ...
Page 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...