GD32F10x User Manual
732
22.4.30.
MSC received frames with CRC error counter register
(ENET_MSC_RFCECNT)
Address offset: 0x0194
Reset value: 0x0000 0000
This register counts the number of frames received with CRC error.
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
RFCER[31:16]
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
RFCER[15:0]
r
Bits
Fields
Descriptions
31:0
RFCER[31:0]
Received frames with CRC error counter bits
These bits count the number of receive frames with CRC error
22.4.31.
MSC received frames with alignment error counter register
(ENET_MSC_RFAECNT)
Address offset: 0x0198
Reset value: 0x0000 0000
This register counts the number of received frames with alignment error.
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
RFAER[31:16]
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
RFAER[15:0]
r
Bits
Fields
Descriptions
31:0
RFAER[31:0]
Received frames alignment error counter bits
These bits count the number of receive frames with alignment error
Summary of Contents for GD32F10 Series
Page 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Page 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Page 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Page 427: ...GD32F10x User Manual 427 value ...
Page 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...