GD32F10x User Manual
808
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Rese
rve
d
S
OF
OE
N
V
B
US
B
CE
N
V
B
US
A
CE
N
Rese
rve
d
P
W
RON
rw
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Rese
rve
d
Bits
Fields
Descriptions
31:21
Reserved
Must be kept at reset value.
20
SOFOEN
SOF output enable
0: SOF pulse output disabled.
1: SOF pulse output enabled.
19
VBUSBCEN
The V
BUS
B-device Comparer enable
0: V
BUS
B-device comparer disabled
1: V
BUS
B-device comparer enabled
18
VBUSACEN
The VBUS A-device Comparer enable
0: V
BUS
A-device comparer disabled
1: V
BUS
A-device comparer enabled
17
Reserved
Must be kept at reset value.
16
PWRON
Power on
This bit is the power switch for the internal embedded Full-Speed PHY.
0: Embedded Full-Speed PHY power off.
1: Embedded Full-Speed PHY power on.
15:0
Reserved
Must be kept at reset value.
Core ID register (USBFS_CID)
Address offset: 0x003C
Reset value: 0x0000 1000
This register contains the Product ID.
This register has to be accessed by word (32-bit)
Summary of Contents for GD32F10 Series
Page 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Page 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Page 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Page 427: ...GD32F10x User Manual 427 value ...
Page 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...