
GD32F10x User Manual
399
in different clock frequencies when TIMERx_CAR=0x99.
Figure 15-69. Down-counter timechart, PSC=0/2
CEN
PSC_CLK
CNT_REG
5
4
3
2
1
0
99
98
97
96
95
94
93
92
Update event (UPE)
Update interrupt flag (UPIF)
CNT_REG
3
Update event (UPE)
Update interrupt flag (UPIF)
Hardware set
Software clear
Hardware set
PSC = 0
PSC = 2
TIMER_CK
91
PSC_CLK
2
1
0
99
98
Summary of Contents for GD32F10 Series
Page 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Page 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Page 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Page 427: ...GD32F10x User Manual 427 value ...
Page 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...