
GD32F10x User Manual
621
……
0xFE: ATTHLD = 254 * HCLK
0xFF: ATTHLD = 255 * HCLK
15:8
ATTWAIT[7:0]
Attribute memory wait time
Define the minimum time to maintain command
0x00: Reserved
0x01: ATTWAIT = 2 * HCLK (+NWAIT active cycles)
……
0xFE: ATTWAIT = 255 * HCLK (+NWAIT active cycles)
0xFF: ATTWAIT = 256 * HCLK (+NWAIT active cycles)
7:0
ATTSET[7:0]
Attribute memory setup time
Define the time to build address before sending command
0x00: ATTSET = 1 * HCLK
……
0xFE: ATTSET = 255 * HCLK
0xFF: ATTSET = 256 * HCLK
PC Card I/O space timing configuration register (EXMC_PIOTCFG3)
Address offset: 0xB0
Reset value: 0xFCFC FCFC
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
IOHIZ[7:0]
IOHLD[7:0]
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
IOWAIT[7:0]
IOSET[7:0]
rw
rw
Bits
Fields
Description
31:24
IOHIZ[7:0]
IO space data bus HiZ time
The bits are defined as time of bus keep high impedance state after writing the data.
0x00: IOHIZ = 0 *HCLK
……
0xFF: IOHIZ = 255 *HCLK
23:16
IOHLD[7:0]
IO space hold time
After sending the address, the bits are defined as the address hold time. In write
operation, they are also defined as the data signal hold time.
0x00: Reserved
0x01: IOHLD = 1 * HCLK
Summary of Contents for GD32F10 Series
Page 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Page 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Page 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Page 427: ...GD32F10x User Manual 427 value ...
Page 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...