
GD32F10x User Manual
806
HN
P
T
X
F
D/
IE
P
0
T
X
F
D
[1
5
:0
]
r/rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
H
NP
T
X
RS
A
R
/
IE
P
0
T
X
RS
A
R
[1
5
:0
]
r/rw
Host Mode:
Bits
Fields
Descriptions
31:16
HNPTXFD[15:0]
Host Non-periodic Tx FIFO depth
In terms of 32-bit words.
1
≤
HNPTXFD
≤
1024
15:0
HNPTXRSAR[15:0]
Host Non-periodic Tx RAM start address
The start address for non-periodic transmit FIFO RAM is in term of 32-bit words.
Device Mode:
Bits
Fields
Descriptions
31:16
IEP0TXFD[15:0]
IN Endpoint 0 Tx FIFO depth
In terms of 32-bit words.
16
≤
IEP0TXFD
≤
140
15:0
IEP0TXRSAR[15:0]
IN Endpoint 0 TX RAM start address
The start address for endpoint0 transmit FIFO RAM is in term of 32-bit words.
Host non-periodic transmit FIFO/queue status register (USBFS_HNPTFQSTAT)
Address offset: 0x002C
Reset value: 0x0008 0200
This register reports the current status of the non-periodic Tx FIFO and request queue. The
request queue holds IN, OUT or other request entries in host mode.
Note:
In Device mode, this register is not valid.
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Rese
rve
d
NP
T
X
RQT
OP
[6
:0
]
NP
T
X
RQS
[7
:0
]
Summary of Contents for GD32F10 Series
Page 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Page 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Page 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Page 427: ...GD32F10x User Manual 427 value ...
Page 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...