
GD32F10x User Manual
548
Bits
Identifier
Type
Value
Description
Clear
Condition
14
CARD_ECC_DISABLE
D
SX
’0’= enabled
’1’= disabled
The command has been
executed without using the
internal ECC.
A
13
ERASE_RESET
SR
’0’= cleared
’1’= set
An erase sequence was
cleared before executing
because an out of erase
sequence command was
received.
C
[12:9]
CURRENT_STATE
SX
0 = idle
1 = ready
2 = identification
3 = stand by
4 = transfer
5 = send data
6 = receive data
7 = programming
8 = disconnect
9-14 = reserved
15 = reserved for
I/O mode
The state of the card when
receiving the command. If the
command execution causes a
state change, it will be visible
to the host in the response to
the next command. The four
bits are interpreted as a
binary coded number
between 0 and 15.
B
8
READY_FOR_DATA
SX
’0’= not ready
’1’= ready
Corresponds to buffer empty
signaling on the bus.
A
7
SWITCH_ERROR
EX
’0’= no error
’1’= switch error
If set, the card don’t switch to
the expected mode as
requested by the SWITCH
command.
B
6
Reserved
5
APP_CMD
SR
’0’= enabled
’1’= disabled
The card will expect ACMD,
or an indication that the
command has been
interpreted as ACMD.
C
4
Reserved
3
AKE_SEQ_ERROR
ER
’0’= no error
’1’= error
Only for SD memory. Error in
the sequence of the
authentication process.
C
2
Reserved for application specific commands.
[1:0]
Reserved for manufacturer test mode.
Note:
18, 17, 7 bits are only for MMC. 14, 3 bits are only for SD memory.
Summary of Contents for GD32F10 Series
Page 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Page 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Page 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Page 427: ...GD32F10x User Manual 427 value ...
Page 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...