GD32F10x User Manual
590
Table 20-4. NOR / PSRAM controller timing parameters
Parameter
Function
Access mode
Unit
Min
Max
CKDIV
Sync Clock divide ratio
Sync
HCLK
2
16
DLAT
Data latency
Sync
EXMC_CLK
2
17
BUSLAT
Bus latency
Async/Sync read
HCLK
1
16
DSET
Data setup time
Async
HCLK
2
256
AHLD
Address hold time
Async(muxed)
HCLK
2
16
ASET
Address setup time
Async
HCLK
1
16
Table 20-5. EXMC_timing models
Timing
model
Extend
mode
Mode description
Write timing
parameter
Read timing
parameter
Async
Mode 1
0
SRAM/PSRAM/CRAM
DSET
ASET
DSET
ASET
Mode 2
0
NOR Flash
DSET
ASET
DSET
ASET
Mode A
1
SRAM/PSRAM/CRAM with
EXMC_NOE toggling on data
phase
WDSET
WASET
DSET
ASET
Mode B
1
NOR Flash
WDSET
WASET
DSET
ASET
Mode C
1
NOR Flash with EXMC_NOE
toggling on data phase
WDSET
WASET
DSET
ASET
Mode D
1
With address hold capability
WDSET
WAHLD
WASET
DSET
AHLD
ASET
Mode AM
0
NOR Flash address/data mux
DSET
AHLD
ASET
BUSLAT
DSET
AHLD
ASET
BUSLAT
Sync
Mode E
0
NOR/PSRAM/CRAM
synchronous read
PSRAM/CRAM
synchronous write
DLAT
CKDIV
DLAT
CKDIV
Mode SM
0
NOR Flash address/data mux
DLAT
CKDIV
DLAT
CKDIV
Table 20-5. EXMC_timing models
, EXMC NOR Flash / PSRAM controller
provides a variety of timing model, users can modify those parameters listed in
NOR / PSRAM controller timing parameters
to satisfy different external memory type and
user’s requirements. When extended mode is enabled via the EXMODEN bit in
EXMC_SNCTLx register, different timing patterns for read and write access could be
generated independently according to EXMC_SNTCFGx and EXMC_SNWTCFGx register’s
configuration.
Summary of Contents for GD32F10 Series
Page 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Page 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Page 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Page 427: ...GD32F10x User Manual 427 value ...
Page 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...