
GD32F10x User Manual
820
Host channel-x interrupt enable register (USBFS_HCHxINTEN) (x = 0..7, where
x = channel number)
Address offset: (channel_number × 0x20)
Reset value: 0x0000 0000
This register contains the interrupt enable bits for the flags in USBFS_HCHxINTF register. If
a bit in this register is set by software, the corresponding bit in USBFS_HCHxINTF register is
able to trigger a channel interrupt. The bits in this register are set and cleared by software.
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Rese
rve
d
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Rese
rve
d
DT
E
RIE
RE
QO
V
RIE
B
B
E
RIE
US
B
E
RI
E
Rese
rve
d
.
A
CK
IE
NA
K
IE
S
T
A
L
L
IE
Rese
rve
d
CH
IE
T
F
IE
rw
rw
rw
rw
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31:11
Reserved
Must be kept at reset value.
10
DTERIE
Data toggle error interrupt enable
0: Disable data toggle error interrupt
1: Enable data toggle error interrupt
9
REQOVRIE
Request queue overrun interrupt enable
0: Disable request queue overrun interrupt
1: Enable request queue overrun interrupt
8
BBERIE
Babble error interrupt enable
0: Disable babble error interrupt
1: Enable babble error interrupt
7
USBERIE
USB bus error interrupt enable
0: Disable USB bus error interrupt
1: Enable USB bus error interrupt
6
Reserved
Must be kept at reset value.
5
ACKIE
ACK interrupt enable
Summary of Contents for GD32F10 Series
Page 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Page 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Page 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Page 427: ...GD32F10x User Manual 427 value ...
Page 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...