GD32F10x User Manual
175
/ PE15, TIMER0_CH0_ON / PE8, TIMER0_CH1_ON / PE10, TIMER0_CH2_ON
/ PE12)
5:4
USART2_REMAP[1:
0]
USART2 remapping
These bits are set and reset by software
00: Disable the remapping function (USART2_TX / PB10, USART2_RX / PB11,
USART2_CK / PB12, USART2_CTS / PB13, USART2_RTS / PB14)
01: Enable the remapping function partially (USART2_TX / PC10, USART2_RX /
PC11, USART2_CK / PC12, USART2_CTS / PB13, USART2_RTS / PB14)
10: Not used
11: Enable the remapping function fully (USART2_TX / PD8, USART2_RX / PD9,
USART2_CK / PD10, USART2_CTS / PD11, USART2_RTS / PD12)
3
USART1_REMAP
USART1 remapping
This bit is set and reset by software
0: Disable the remapping function (USART1_CTS / PA0, USART1_RTS / PA1,
USART1_TX / PA2, USART1_RX / PA3, USART1_CK / PA4)
1: Enable the remapping function (USART1_CTS / PD3, USART1_RTS / PD4,
USART1_TX / PD5, USART1_RX / PD6, USART1_CK / PD7)
2
USART0_REMAP
USART0 remapping
This bit is set and reset by software
0: Disable the remapping function (USART0_TX / PA9, USART0_RX / PA10)
1: Enable the remapping function (USART0_TX / PB6, USART0_RX / PB7)
1
I2C0_REMAP
I2C0 remapping
This bit is set and reset by software
0: Disable the remapping function (I2C0_SCL / PB6, I2C0_SDA / PB7)
1: Enable the remapping function (I2C0_SCL / PB8, I2C0_SDA / PB9)
0
SPI0_REMAP
SPI0 remapping
This bit is set and reset by software
0: Disable the remapping function (SPI0_NSS / PA4, SPI0_SCK / PA5, SPI0_MISO
/ PA6, SPI0_MOSI / PA7)
1: Enable the remapping function (SPI0_NSS / PA15, SPI0_SCK / PB3, SPI0_MISO
/ PB4, SPI0_MOSI / PB5)
Memory map and bit definitions for connectivity devices:
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
PTP_PPS
_REMAP
TIMER1IT
I1_REMA
P
SPI2_RE
MAP
Reserved
SWJ_CFG[2:0]
ENET_P
HY_SEL
CAN1_R
EMAP
ENET_R
EMAP
Reserved
TIMER4C
H3_IREM
AP
rw
rw
rw
w
rw
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Summary of Contents for GD32F10 Series
Page 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Page 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Page 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Page 427: ...GD32F10x User Manual 427 value ...
Page 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...