GD32F10x User Manual
608
PC Card
Min
Max
High impedance time of the
memory data bus (HIZ)
W/R
HCLK
Time to keep the data bus high
impedance after starting write
operation
0
255
Memory hold time (HLD)
W/R
HCLK
The number of HCLK clock
cycles to keep address valid
after sending the command. In
write mode, it is also data hold
time.
1
255
Memory wait time (WAIT)
W/R
HCLK
Minimum duration of sending
command
1
256
Memory setup time (SET)
W/R
HCLK
The number of HCLK clock
cycles to build address before
sending command
1
256
The figure below shows the programmable parameters which are defined in the common
memory space operations. The programmable parameters of Attribute memory space or I/O
memory space (only for PC Card) are defined as well.
Figure 20-23. Access timing of common memory space of PC Card Controller
Chip Enable
(EXMC_NCE)
EXMC_NREG
EXMC_NIORD
EXMC_NIOWR
Clock
(EXMC_CLK)
Address
(EXMC_A[25:0])
EXMC_NWE
EXMC_NOE
Write Data
Read Data
1 HCLK
COMHIZx HCLK
C1 HCLK
COMHLDx HCLK
Valid
NAND Flash operation
When EXMC sends command or address to NAND Flash, it needs to use the command latch
signal (EXMC_A[16]) or address latch signal (EXMC_A[17]), namely, the CPU needs to
perform write operation in particular address.
Example: NAND Flash read operation steps:
1.
Configure EXMC_NPCTLx and EXMC_NPCTCFGx register. When pre-waiting is
Summary of Contents for GD32F10 Series
Page 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Page 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Page 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Page 427: ...GD32F10x User Manual 427 value ...
Page 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...