GD32F10x User Manual
715
0
PB
PHY busy bit
This bit indicates the running state of operation on PHY. Application sets this bit to
1 and should wait it cleared by hardware. Application must make sure this bit is
zero before writing data to ENET_MAC_PHY_CTL register and reading/writing
data from/to ENET_MAC_PHY_DATA register
22.4.6.
MAC PHY data register (ENET_MAC_PHY_DATA)
Address offset: 0x0014
Reset value: 0x0000 0000
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
PD[15:0]
rw
Bits
Fields
Descriptions
31:16
Reserved
Must be kept at reset value.
15:0
PD[15:0]
PHY data bits
For reading operation, these bits contain the data from external PHY. For writing
operation, these bits contain the data will be sent to external PHY.
22.4.7.
MAC flow control register (ENET_MAC_FCTL)
Address offset: 0x0018
Reset value: 0x0000 0000
This register configures the generation and reception of the control frames.
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
PTM[15:0]
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
DZQP
Reserved
PLTS[1:0]
UPFDT
RFCEN
TFCEN
FLCB/BK
PA
rw
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31:16
PTM[15:0]
Pause time bits
These bits configured the pause time filed value in transmit pause control frame.
Summary of Contents for GD32F10 Series
Page 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Page 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Page 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Page 427: ...GD32F10x User Manual 427 value ...
Page 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...