
GD32F10x User Manual
600
7-4
AHLD
Depends on memory and user
3-0
ASET
Depends on memory and user
EXMC_SNWTCFGx
31-30
Reserved
0x0
29-28
WASYNCMOD
Mode D:0x3
27-24
DLAT
Don’t care
23-20
CKDIV
No effect
19-16
Reserved
0x0
15-8
WDSET
Depends on memory and user
7-4
WAHLD
Depends on memory and user
3-0
WASET
Depends on memory and user
Mode AM - NOR Flash address / data bus multiplexing
Figure 20-17. Multiplex mode read access
1 HCLK
Address
(EXMC_A[25:16])
Address Valid
(EXMC_NADV)
Chip Enable
(EXMC_NEx)
Output Enable
(EXMC_NOE)
Write Enable
(EXMC_NWE)
Data Mux
(EXMC_D[15:0])
Memory Output
Address Setup Time
(ASET+1 HCLK)
Data Setup Time
(DSET+1 HCLK)
Address Hold Time
(AHLD+1 HCLK)
Address[15:0]
Address[25:16]
2 HCLK
Figure 20-18. Multiplex mode write access
Address
(EXMC_A[25:16])
Address Valid
(EXMC_NADV)
Chip Enable
(EXMC_NEx)
Output Enable
(EXMC_NOE)
Write Enable
(EXMC_NWE)
Data
(EXMC_D[15:0])
Address Setup Time
(ASET+1 HCLK)
Data Setup Time
(DSET+1 HCLK)
1 HCLK
Address Hold Time
(AHLD HCLK)
Address[15:0]
Address[25:16]
EXMC output
Summary of Contents for GD32F10 Series
Page 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Page 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Page 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Page 427: ...GD32F10x User Manual 427 value ...
Page 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...