GD32F10x User Manual
606
Bit Position
Bit Name
Reference Setting Value
EXMC_SNCTLx
7
Reserved
0x1
6
NREN
Depends on memory
5-4
NRW
0x1
3-2
NRTP
0x1
1
NRMUX
0x1, Depends on users
0
NRBKEN
0x1
EXMC_SNTCFGx(Write)
31-30
Reserved
0x0
29-28
ASYNCMOD
0x0
27-24
DLAT
Data latency
23-20
CKDIV
The figure above: 0x1, EXMC_CLK=2HCLK
19-16
BUSLAT
Time between EXMC_NE[x] rising edge to
EXMC_NE[x] falling edge
15-8
DSET
No effect
7-4
AHLD
No effect
3-0
ASET
No effect
20.3.5.
NAND Flash or PC Card controller
EXMC has partitioned Bank1 and Bank2 as NAND Flash access field, bank3 as PC Card
access field. Each bank has its own set of control register for access timing configuration. 8-
bit and 16-bit NAND Flash and 16-bit PC Card are supported. An ECC hardware is provided
for the NAND Flash controller to ensure the robustness of data transfer and storage.
NAND Flash or PC Card interface function
Table 20-14. 8-bit or 16-bit NAND interface signal
EXMC Pin
Direction
Functional description
EXMC_A[17]
Output
NAND Flash address latch (ALE)
EXMC_A[16]
Output
NAND Flash command latch (CLE)
EXMC_D[7:0]/
EXMC_D[15:0]
Input /Output
8-bit multiplexed, bidirectional address/data bus
16-bit multiplexed, bidirectional address/data bus
EXMC_NCE[x]
Output
Chip select, x = 1, 2
EXMC_NOE(NRE)
Output
Output enable
EXMC_NWE
Output
Write enable
EXMC_NWAIT/
EXMC_INT[x]
Input
NAND Flash ready/busy input signal to the EXMC, x=1, 2
Table 20-15. 16-bit PC Card interface signal
EXMC Pin
Direction
Functional description
EXMC_A[10:0]
Output
Address bus of PC Card
Summary of Contents for GD32F10 Series
Page 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Page 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Page 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Page 427: ...GD32F10x User Manual 427 value ...
Page 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...