
GD32F10x User Manual
814
Rese
rve
d
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Rese
rve
d
HA
CH
INT
[7
:0
]
r
Bits
Fields
Descriptions
31:8
Reserved
Must be kept at reset value.
7:0
HACHINT[7:0]
Host all channel interrupts
Each bit represents a channel: Bit 0 for channel 0, bit 7 for channel 7.
Host all channels interrupt enable register (USBFS_HACHINTEN)
Address offset: 0x0418
Reset value: 0x0000 0000
This register can be used by software to enable or disable a channel
’s interrupt. Only the
channel whose corresponding bit in this register is set is able to cause the channel interrupt
flag HCIF in USBFS_GINTF register.
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Rese
rve
d
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Rese
rve
d
CINT
E
N[7
:0
]
rw
Bits
Fields
Descriptions
31:8
Reserved
Must be kept at reset value.
7:0
CINTEN[7:0]
Channel interrupt enable
0: Disable channel-n interrupt
Summary of Contents for GD32F10 Series
Page 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Page 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Page 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Page 427: ...GD32F10x User Manual 427 value ...
Page 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...