
GD32F10x User Manual
101
0: Disabled TIMER8 clock
1: Enabled TIMER8 clock
18:16
Reserved
Must be kept at reset value
15
ADC2EN
ADC2 clock enable
This bit is set and reset by software.
0: Disabled ADC2 clock
1: Enabled ADC2 clock
14
USART0EN
USART0 clock enable
This bit is set and reset by software.
0: Disabled USART0 clock
1: Enabled USART0 clock
13
TIMER7EN
TIMER7 clock enable
This bit is set and reset by software.
0: Disabled TIMER7 clock
1: Enabled TIMER7 clock
12
SPI0EN
SPI0 clock enable
This bit is set and reset by software.
0: Disabled SPI0 clock
1: Enabled SPI0 clock
11
TIMER0EN
TIMER0 clock enable
This bit is set and reset by software.
0: Disabled TIMER0 clock
1: Enabled TIMER0 clock
10
ADC1EN
ADC1 clock enable
This bit is set and reset by software.
0: Disabled ADC1 clock
1: Enabled ADC1 clock
9
ADC0EN
ADC0 clock enable
This bit is set and reset by software.
0: Disabled ADC0 clock
1: Enabled ADC0 clock
8
PGEN
GPIO port G clock enable
This bit is set and reset by software.
0: Disabled GPIO port G clock
1: Enabled GPIO port G clock
7
PFEN
GPIO port F clock enable
This bit is set and reset by software.
0: Disabled GPIO port F clock
Summary of Contents for GD32F10 Series
Page 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Page 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Page 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Page 427: ...GD32F10x User Manual 427 value ...
Page 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...