GD32F10x User Manual
304
010: Quadrature decoder mode 1. The counter counts on CI1FE1 edge, while the
direction depends on CI0FE0 level.
011: Quadrature decoder mode 2. The counter counts on both CI0FE0 and CI1FE1
edge, while the direction depends on each other.
100: Restart mode. The counter is reinitialized and an update event is generated on
the rising edge of the selected trigger input.
101: Pause mode. The trigger input enables the counter clock when it is high and
disables the counter clock when it is low.
110: Event mode. A rising edge of the trigger input enables the counter.
111: External clock mode 0. The counter counts on the rising edges of the selected
trigger.
DMA and interrupt enable register (TIMERx_DMAINTEN)
Address offset: 0x0C
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved TRGDEN CMTDEN CH3DEN CH2DEN CH1DEN CH0DEN UPDEN
BRKIE
TRGIE
CMTIE
CH3IE
CH2IE
CH1IE
CH0IE
UPIE
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31:15
Reserved
Must be kept at reset value.
14
TRGDEN
Trigger DMA request enable
0: disabled
1: enabled
13
CMTDEN
Commutation DMA request enable
0: disabled
1: enabled
12
CH3DEN
Channel 3 capture/compare DMA request enable
0: disabled
1: enabled
11
CH2DEN
Channel 2 capture/compare DMA request enable
0: disabled
1: enabled
10
CH1DEN
Channel 1 capture/compare DMA request enable
Summary of Contents for GD32F10 Series
Page 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Page 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Page 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Page 427: ...GD32F10x User Manual 427 value ...
Page 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...