GD32F10x User Manual
163
Register
SPI0
SPI2/I2S
SPI0_REMAP = 1
PA15(SPI0_NSS)
PB3(SPI0_SCK)
PB4(SPI0_MISO)
PB5(SPI0_MOSI)
-
SPI2_REMAP = 0
-
PA15(SPI2_NSS/I2S2_WS)
PB3(SPI2_SCK/I2S2_CK)
PB4(SPI2_MISO)
PB5(SPI2_MOSI/I2S2_SD)
SPI2_REMAP = 1
-
PA4(SPI2_NSS/I2S2_WS)
PC10(SPI2_SCK/I2S2_CK)
PC11(SPI2_MISO)
PC12(SPI2_MOSI/I2S2_SD)
7.4.9.
CAN0/1 AF remapping
The CAN0 signals can be mapped on Port A, Port B or Port D as shown in table below. For
port D, remapping is not possible in devices delivered in 64-pin packages.
Table 7-10. CAN0/1 alternate function remapping
Register
(1)
CAN0
CAN1
CAN0_REMAP[1:0]
=“00”
PA11(CAN0_RX)
PA12(CAN0_TX)
-
CAN0_REMAPI[1:0]
=“10”
PB8(CAN0_RX)
PB9(CAN0_TX)
-
CAN0_REMAP[1:0]
=“11”
(2)
PD0(CAN0_RX)
PD1(CAN0_TX)
-
CAN1_REMAP
= “0”
-
PB12(CAN1_RX)
PB13(CAN1_TX)
CAN1_REMAP
= “1”
-
PB5(CAN1_RX)
PB6(CAN1_TX)
1.
CAN0_RX and CAN0_TX in connectivity line devices; CAN_RX and CAN_TX in other
devices with a single CAN interface.
2.
Remap not available on 36-pin package.
Summary of Contents for GD32F10 Series
Page 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Page 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Page 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Page 427: ...GD32F10x User Manual 427 value ...
Page 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...