GD32F10x User Manual
605
29-28
ASYNCMOD
0x0
27-24
DLAT
Data latency
23-20
CKDIV
The figure above: 0x1, EXMC_CLK=2HCLK
19-16
BUSLAT
Time between EXMC_NE[x] rising edge to
EXMC_NE[x] falling edge
15-8
DSET
No effect
7-4
AHLD
No effect
3-0
ASET
No effect
Mode SM
–Synchronous mux burst write timing – PSRAM (CRAM)
Figure 20-22. Write timing of synchronous multiplexed burst mode
Address
(EXMC_A[25:16])
Address Valid
(EXMC_NADV)
Chip Enable
(EXMC_NEx)
Output Enable
(EXMC_NOE)
Write Enable
(EXMC_NWE)
HCLK
Clock
(EXMC_CLK)
Wait
(EXMC_NWAIT)
Data
(EXMC_D[15:0])
Address [15:0]
Data Latency ( 2 EXMC_CLK)
Wait Cycle (NRWTCFG = 0)
Address [25:16]
EXMC
Data 2
EXMC
Data 3
Burst write of three half-words
EXMC
Data 1
Table 20-13. Timing configurations of synchronous multiplexed write mode
Bit Position
Bit Name
Reference Setting Value
EXMC_SNCTLx
31-20
Reserved
0x000
19
SYNCWR
0x1, synchronous write enable
18-16
Reserved
0x0
15
AYSNCWAIT
0x0
14
EXMODEN
0x0
13
NRWTEN
Depends on memory
12
WREN
0x1
11
NRWTCFG
0x0(Here must be zero)
10
WRAPEN
0x0
9
NTWTPOL
Depends on memory
8
SBRSTEN
No effect
Summary of Contents for GD32F10 Series
Page 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Page 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Page 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Page 427: ...GD32F10x User Manual 427 value ...
Page 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...