GD32F10x User Manual
346
11: The prescaler is 8.
11:8
ETFC[3:0]
External trigger filter control
The external trigger can be filtered by digital filter and this bit-field configure the
filtering capability.
Basic principle of digital filter: continuously sample the external trigger signal
according to f
SAMP
and record the number of times of the same level of the signal.
After reaching the filtering capacity configured by this bit-field, it is considered to be
an effective level.
The filtering capability configuration is as follows:
EXTFC[3:0]
Times
f
SAMP
4’b0000
Filter disabled.
4’b0001
2
f
CK_TIMER
4’b0010
4
4’b0011
8
4’b0100
6
f
DTS_CK
/2
4’b0101
8
4’b0110
6
f
DTS_CK
/4
4’b0111
8
4’b1000
6
f
DTS_CK
/8
4’b1001
8
4’b1010
5
f
DTS_CK
/16
4’b1011
6
4’b1100
8
4’b1101
5
f
DTS_CK
/32
4’b1110
6
4’b1111
8
7
MSM
Master-slave mode
This bit can be used to synchronize selected timers to begin counting at the same
time. The TRGI is used as the start event, and through TRGO, timers are connected
together.
0: Master-slave mode disable
1: Master-slave mode enable
6:4
TRGS[2:0]
Trigger selection
This bit-field specifies which signal is selected as the trigger input, which is used to
synchronize the counter.
000: ITI0
001: ITI1
010: ITI2
011: ITI3
100: CI0F_ED
101: CI0FE0
Summary of Contents for GD32F10 Series
Page 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Page 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Page 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Page 427: ...GD32F10x User Manual 427 value ...
Page 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...