
GD32F10x User Manual
545
4-bit data packet format
Figure 19-10. 4-bit data bus width
Start
bit
End
bit
1
st
Byte
2
nd
Byte
3
rd
Byte
n
th
Byte
0
CRC
1
…
…
DAT3
0
CRC
1
…
…
DAT2
0
CRC
1
…
…
DAT1
0
CRC
1
…
…
DAT0
b7
b3
b6
b2
b5
b1
b4
b0
b7
b3
b6
b2
b5
b1
b4
b0
b7
b3
b6
b2
b5
b1
b4
b0
b7
b3
b6
b2
b5
b1
b4
b0
8-bit data packet format
Figure 19-11. 8-bit data bus width
Start
bit
End
bit
1
st
Byte
2
nd
Byte
3
rd
Byte
n
th
Byte
0
CRC
1
…
…
DAT7
0
CRC
1
…
…
DAT6
0
CRC
1
…
…
DAT5
0
CRC
1
…
…
DAT4
0
CRC
1
…
…
DAT3
0
CRC
1
…
…
DAT2
0
CRC
1
…
…
DAT1
0
CRC
1
…
…
DAT0
b7
b6
b5
b4
b3
b2
b1
b0
b7
b6
b5
b4
b7
b6
b5
b4
b7
b6
b5
b4
b7
b6
b5
b4
b7
b6
b5
b4
b3
b2
b1
b0
19.5.5.
Two status fields of the card
The SD Memory supports two status fields and others just support the first one:
Card Status: Error and state information of an executed command, indicated in the response
SD Status: Extended status field of 512 bits that supports special features of the SD Memory
Card and future Application-Specific features.
Card status
The response format R1 contains a 32-bit field named card status. This field is intended to
transmit the card’s status information (which may be stored in a local status register) to the
host. If not specified otherwise, the status entries are always related to the previous issued
command.
The type and clear condition fields in the table are abbreviated as follows:
Summary of Contents for GD32F10 Series
Page 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Page 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Page 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Page 427: ...GD32F10x User Manual 427 value ...
Page 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...