
GD32F10x User Manual
719
The MAC remote wakeup frame filter register is actually a pointer to eight (with same address
offset) such wakeup frame filter registers. Eight sequential write operations to this address
with the offset (0x0028) will write all wakeup frame filter registers. Eight sequential read
operations from this address with the offset (0x0028) will read all wakeup frame filter registers.
Figure 22-13. Wakeup frame filter register
Byte Mask of Filter-0
Byte Mask of Filter-1
Byte Mask of Filter-2
Byte Mask of Filter-3
Filter-1 CRC-16
Offset of Filter 3
Offset of Filter 2
Reserved
Filter 3
Command
Reserved
Filter 2
Command
Reserved
Filter 1
Command
Reserved
Filter 0
Command
Offset of Filter 1
Offset of Filter 0
Filter-0 CRC-16
Filter-3 CRC-16
Filter-2 CRC-16
Wakeup frame filter
reg1
Wakeup frame filter
reg2
Wakeup frame filter
reg3
Wakeup frame filter
reg4
Wakeup frame filter
reg5
Wakeup frame filter
reg6
Wakeup frame filter
reg7
31
0
Wakeup frame filter
reg0
22.4.11.
MAC wakeup management register (ENET_MAC_WUM)
Address offset: 0x002C
Reset value: 0x0000 0000
This register configures the request of wakeup events and monitors the wakeup events.
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
WUFFRPR
Reserved
rs
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
GU
Reserved
WUFR
MPKR
Reserved
WFEN
MPEN
PWD
rw
rc_r
rc_r
rw
rw
rs
Bits
Fields
Descriptions
31
WUFFRPR
Wakeup frame filter register pointer reset bit
This bit can reset the inner pointer of ENET_MAC_RWFF register by application
set it to 1. Hardware clears it when resetting completes.
0: No effect
1: Reset the ENET_MAC_RWFF register inner pointer
30:10
Reserved
Must be kept at reset value.
9
GU
Global unicast bit
0: Not all of received unicast frame is considered to be a wakeup frame
1: Any received unicast frame passed address filtering is considered to be a
Summary of Contents for GD32F10 Series
Page 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Page 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Page 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Page 427: ...GD32F10x User Manual 427 value ...
Page 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...