GD32F10x User Manual
645
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
ERRIE
Reserved
ERRNIE
BOIE
PERRIE WERRIE Reserved RFOIE1
RFFIE1 RFNEIE1 RFOIE0
RFFIE0 RFNEIE0
TMEIE
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31:18
Reserved
Must be kept at reset value.
17
SLPWIE
Sleep working interrupt enable
0: Sleep working interrupt disabled
1: Sleep working interrupt enabled
16
WIE
Wakeup interrupt enable
0: Wakeup interrupt disabled
1: Wakeup interrupt enabled
15
ERRIE
Error interrupt enable
0: Error interrupt disabled
1: Error interrupt enabled
14:12
Reserved
Must be kept at reset value.
11
ERRNIE
Error number interrupt enable
0: Error number interrupt disabled
1: Error number interrupt enabled
10
BOIE
Bus-Off interrupt enable
0: Bus-Off interrupt disabled
1: Bus-Off interrupt enabled
9
PERRIE
Passive error interrupt enable
0: Passive error interrupt disabled
1: Passive error interrupt enabled
8
WERRIE
Warning error interrupt enable
0: Warning error interrupt disabled
1: Warning error interrupt enabled
7
Reserved
Must be kept at reset value.
6
RFOIE1
Rx FIFO1 overfull interrupt enable
0: Rx FIFO1 overfull interrupt disabled
1: Rx FIFO1 overfull interrupt enabled
5
RFFIE1
Rx FIFO1 full interrupt enable
0: Rx FIFO1 full interrupt disabled
1: Rx FIFO1 full interrupt enabled
4
RFNEIE1
Rx FIFO1 not empty interrupt enable
Summary of Contents for GD32F10 Series
Page 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Page 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Page 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Page 427: ...GD32F10x User Manual 427 value ...
Page 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...