GD32F10x User Manual
268
15.
TIMER
Table 15-1. Timers (TIMERx) are divided into five sorts
TIMER
TIMER0/7
TIMER1/2/3/4
TIMER8/11
TIMER9/10/12/13
TIMER5/6
TYPE
Advanced
General-L0
General-L1
General-L2
Basic
Prescaler
16-bit
16-bit
16-bit
16-bit
16-bit
Counter
16-bit
16-bit
16-bit
16-bit
16-bit
Count mode
UP,DOWN,
Center-aligned
UP,DOWN,
Center-aligned
UP,DOWN,
Center-aligned
UP,DOWN,
Center-aligned
UP ONLY
Repetition
●
×
×
×
×
CH Capture/
Compare
4
4
2
1
0
Complementary
& Dead-time
●
×
×
×
×
Break
●
×
×
×
×
Single Pulse
●
●
●
×
●
Quadrature
Decoder
●
●
×
×
×
Master-slave
management
●
●
●
×
×
Inter connection
●
(1)
●
(2)
●
(3)
×
TRGO TO
DAC
DMA
●
●
×
×
●
(4)
Debug Mode
●
●
●
●
●
(1)
TIMER0
ITI0:
TIMER4_TRGO
ITI1:
TIMER1_TRGO
ITI2:
TIMER2_TRGO
ITI3:
TIMER3_TRGO
TIMER7
ITI0:
TIMER0_TRGO
ITI1:
TIMER1_TRGO
ITI2:
TIMER3_TRGO
ITI3:
TIMER4_TRGO
(2)
TIMER1
ITI0:
TIMER0_TRGO
ITI1:
refer to note (5)
ITI2:
TIMER2_TRGO
ITI3:
TIMER3_TRGO
TIMER2
ITI0:
TIMER0_TRGO
ITI1:
TIMER1_TRGO
ITI2:
TIMER4_TRGO
ITI3:
TIMER3_TRGO
TIMER3
ITI0:
TIMER0_TRGO
ITI1:
TIMER1_TRGO
ITI2:
TIMER2_TRGO
ITI3:
TIMER7_TRGO
TIMER4
ITI0:
TIMER1_TRGO
ITI1:
TIMER2_TRGO
ITI2:
TIMER3_TRGO
ITI3:
TIMER7_TRGO
(3)
TIMER8
ITI0:
TIMER1_TRGO
ITI1:
TIMER2_TRGO
ITI2:
TIMER9_TRGO
ITI3:
TIMER10_ TRGO
TIMER11
ITI0:
TIMER3_TRGO
ITI1:
TIMER4_TRGO
ITI2:
TIMER12_TRGO
ITI3:
TIMER13_ TRGO
(4)
Only update events will generate DMA request. Note that TIMER5/6 do not have DMA configuration
registers.
(5)
In connectivity line devices, the source of TIMER1 ITI1 is decided by TIMER1ITI1_REMAP in
port configuration register 0 (AFIO_PCF0)
In non-connectivity line devices, the source of TIMER1 ITI1 is internally connected to TIMER7_TRGO;
Summary of Contents for GD32F10 Series
Page 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Page 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Page 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Page 427: ...GD32F10x User Manual 427 value ...
Page 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...