![GigaDevice Semiconductor GD32F10 Series User Manual Download Page 340](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32f10-series/gd32f10-series_user-manual_2225800340.webp)
GD32F10x User Manual
340
Mode Selection
Source Selection
Polarity Selection
Filter and Prescaler
Figure 15-46. Event mode
TIMER_CK
CNT_REG
94
95
96
97
ETI
TRGIF
ETIFP
Single pulse mode
Refer to
Timers interconnection
Timer can be configured as interconnection, that is, one timer which operate in the master
mode outputs TRGO signal to control another timer which operate in the slave mode, TRGO
include reset evevt, start evevt, update evevt, capture/compare pulse evevt, compare evevt.
slave timer received the ITIx and performs the corresponding mode, include internal clock
mode, quadrature decoder mode, restart mode, pause mode, event mode, external clock
mode.
Table 15-8. Input trigger of Timerx(x=1,2,3,4)
Table 15-8. Input trigger of Timerx(x=1,2,3,4)
ITI0
ITI1
ITI2
ITI3
TIMER1
TIMER0_TRGO
TIMER1TRGO1_REMAP
(
Note)
TIMER2_TRGO
TIMER3_TRGO
TIMER2
TIMER0_TRGO
TIMER1_TRGO
TIMER4_TRGO
TIMER3_TRGO
TIMER3
TIMER0_TRGO
TIMER1_TRGO
TIMER2_TRGO
TIMER7_TRGO
TIMER4
TIMER1_TRGO
TIMER2_TRGO
TIMER3_TRGO
TIMER7_TRGO
Note:
In connectivity line devices, the source of TIMER1_ITI1 is decided by TIMER1ITI1_REMAP bit
in
AFIO port configuration register 0 (AFIO_PCF0)
In non-connectivity line devices, the source of
TIMER1_ITI1 is internally connected to TIMER7_TGRO;
Summary of Contents for GD32F10 Series
Page 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Page 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Page 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Page 427: ...GD32F10x User Manual 427 value ...
Page 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...