GD32F10x User Manual
622
……
0xFF: IOHLD = 255 * HCLK
15:8
IOWAIT[7:0]
IO space wait time
Define the minimum time to maintain command
0x00: Reserved
0x01: IOWAIT = 2 * HCLK (+NWAIT active cycles)
……
0xFF: IOWAIT = 256 * HCLK (+NWAIT active cycles)
7:0
IOSET[7:0]
IO space setup time
Define the time to build address before sending command
0x00: IOSET = 1 * HCLK
……
0xFF: IOSET = 256 * HCLK
NAND Flash ECC registers (EXMC_NECCx) (x=1, 2)
Address offset: 0x54+0x20 * x, (x=1, 2)
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
ECC[31:16]
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
ECC[15:0]
r
Bits
Fields
Description
31:0
ECC[31:0]
ECC result
ECCSZ[2:0]
NAND Flash
page size(byte)
ECC bits
0b000
256
ECC[21:0]
0b001
512
ECC[23:0]
0b010
1024
ECC[25:0]
0b011
2048
ECC[27:0]
0b100
4096
ECC[29:0]
0b101
8192
ECC[31:0]
Summary of Contents for GD32F10 Series
Page 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Page 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Page 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Page 427: ...GD32F10x User Manual 427 value ...
Page 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...