GD32F10x User Manual
803
Note:
Accessible in both device and host modes.
2
OTGIE
OTG interrupt enable
0: Disable OTG interrupt
1: Enable OTG interrupt
Note:
Accessible in both device and host modes
.
1
MFIE
Mode fault interrupt enable
0: Disable mode fault interrupt
1: Enable mode fault interrupt
Note:
Accessible in both device and host modes.
0
Reserved
Must be kept at reset value.
Global receive status read/receive status read and pop registers
(USBFS_GRSTATR/USBFS_GRSTATP)
Address offset for Read: 0x001C
Address offset for Pop: 0x0020
Reset value: 0x0000 0000
A read to the receive status read register returns the entry of the top of the Rx FIFO. A read
to the Receive status read and pop register additionally pops the top entry out of the Rx FIFO.
The entries in RxFIFO have different meanings in host and device modes. Software should
only read this register after when Receive FIFO non-empty interrupt flag bit of the global
interrupt flag register (RXFNEIF bit in USBFS_GINTF) is triggered.
This register has to be accessed by word (32-bit)
Host mode:
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Rese
rve
d
RP
CK
S
T
[3
:0
]
DP
ID
r
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
DP
ID
B
COUN
T
[1
0
:0
]
CN
UM
[3
:0
]
r
r
r
Bits
Fields
Descriptions
31:21
Reserved
Must be kept at reset value.
Summary of Contents for GD32F10 Series
Page 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Page 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Page 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Page 427: ...GD32F10x User Manual 427 value ...
Page 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...