GD32F10x User Manual
743
This bit indicates a timestamp event occurred. It is cleared by application through
clearing TMST bit. If the corresponding interrupt mask bit is reset, an interrupt is
generated.
0: Timestamp event has not occurred
1: Timestamp event has occurred
28
WUM
WUM status bit
This bit indicates a WUM event occurred. It is cleared when both two source event
status bits are cleared. If the corresponding interrupt mask bit is reset, an interrupt
is generated.
0: WUM event has not occurred
1: WUM event has occurred
27
MSC
MSC status bit
This bit indicates a MSC event occurred. It is cleared when all of event sources
are cleared. If the corresponding interrupt mask bit is reset, an interrupt is
generated.
0: MSC event has not occurred
1: MSC event has occurred
26
Reserved
Must be kept at reset value.
25:23
EB[2:0]
Error bits status bit
When FBE=1, these bits decode the type of error that caused a bus response
error on AHB bus.
EB[0] 1: Error during data transfer by TxDMA
0: Error during data transfer by RxDMA
EB[1] 1: Error during read transfer
0: Error during write transfer
EB[2] 1: Error during descriptor access
0: Error during data buffer access
22:20
TP[2:0]
Transmit process state bit
These bits decode the TxDMA state.
0x0: Stopped; Reset or Stop Transmit Command issued
0x1: Running; Fetching transmit transfer descriptor
0x2: Running; Waiting for status
0x3: Running; Reading Data from host memory buffer and queuing it to transmit
buffer (TxFIFO)
0x4, 0x5: Reserved
0x6: Suspended; Transmit descriptor unavailable or transmit buffer underflow
0x7: Running; Closing transmit descriptor
19:17
RP[2:0]
Receive process state bit
These bits decode the RxDMA state.
0x0: Stopped: Reset or Stop Receive Command issued
Summary of Contents for GD32F10 Series
Page 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Page 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Page 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Page 427: ...GD32F10x User Manual 427 value ...
Page 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...