
GD32F10x User Manual
745
12:11
Reserved
Must be kept at reset value.
10
ET
Early transmit status bit
0: The frame to be transmitted has not fully transferred into the TxFIFO
1: The frame to be transmitted has fully transferred into the TxFIFO
9
RWT
Receive watchdog timeout status bit
0: No received a frame with a length greater than 2048 bytes
1: A frame with a length greater than 2048 bytes is received
8
RPS
Receive process stopped status bit
0: The receive process is not in stop state
1: The receive process is in stop state
7
RBU
Receive buffer unavailable status bit
0: The DAV bit in fetched next receive descriptor is set
1: The DAV bit in fetched next receive descriptor is reset and RxDMA enters
suspend state.
6
RS
Receive status bit
0: Frame reception has not completed
1: Frame reception has completed
5
TU
Transmit underflow status bit
0: Underflow error has not occurred during frame transmission
1: The TxFIFO encountered an underflow error during frame transmission and
entered suspend state
4
RO
Receive overflow status bit
0: Receive overflow error has not occurred during frame reception
1: The RxFIFO encountered an overflow error during frame reception. If a part of
frame data has transferred to the memory, the overflow status in RDES0[11] is
also set
3
TJT
Transmit jabber timeout status bit
0: Transmit jabber timeout has not occurred during frame transmission
1: The transmit jabber timer expired. The TxDMA controller cancels the current
transmission and enters stop state. This also causes JT bit in TDES0 set.
2
TBU
Transmit buffer unavailable status bit
0: The DAV bit in fetched next transmit descriptor is set
1: The DAV bit in fetched next transmit descriptor is reset and TxDMA enters
suspend state.
1
TPS
Transmit process stopped status bit
0: The transmission is not in stop state
1: The transmission is in stop state
0
TS
Transmit status bit
Summary of Contents for GD32F10 Series
Page 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Page 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Page 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Page 427: ...GD32F10x User Manual 427 value ...
Page 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...