
GD32F10x User Manual
818
The transfer type of the endpoint that this channel wants to communicate with.
00: Control
01: Isochronous
10: Bulk
11: Interrupt
17
LSD
Low-Speed device
The device that this channel wants to communicate with is a Low-Speed Device.
16
Reserved
Must be kept at reset value.
15
EPDIR
Endpoint direction
The transfer direction of the endpoint that this channel wants to communicate with.
0: OUT
1: IN
14:11
EPNUM[3:0]
Endpoint number
The number of the endpoint that this channel wants to communicate with.
10:0
MPL[10:0]
Maximum packet length
The target endpoint
’s maximum packet length.
Host channel-x interrupt flag register (USBFS_HCHxINTF) (x = 0..7 where x =
channel number)
Address offset: (channel_number × 0x20)
Reset value: 0x0000 0000
This register contains the status and events of a channel, when software gets a channel
interrupt, it should read this register for the respective channel to know the source of the
interrupt. The flag bits in this register are all set by hardware and cleared by writing 1.
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Rese
rve
d
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Rese
rve
d
DT
E
R
RE
QO
V
R
BBER
US
B
E
R
Rese
rve
d
.
A
CK
NA
K
S
T
A
L
L
Rese
rve
d
.
CH
TF
rc_w1
rc_w1
rc_w1
rc_w1
rc_w1
rc_w1
rc_w1
rc_w1
rc_w1
Summary of Contents for GD32F10 Series
Page 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Page 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Page 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Page 427: ...GD32F10x User Manual 427 value ...
Page 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...