GD32F10x User Manual
644
21.4.5.
Receive message FIFO1 register (CAN_RFIFO1)
Address offset: 0x10
Reset value: 0x0000 0000
This register has to be accessed by word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
RFD1
RFO1
RFF1
Reserved
RFL1[1:0]
rs
rc_w0
rc_w1
r
Bits
Fields
Descriptions
31:6
Reserved
Must be kept at reset value.
5
RFD1
Rx FIFO1 dequeue
This bit is set by software to start dequeuing a frame from Rx FIFO1.
This bit is reset by hardware when the dequeuing is done.
4
RFO1
Rx FIFO1 overfull
This bit is set by hardware when Rx FIFO1 is overfull and reset by writting 0 to this
bit.
0: The Rx FIFO1 is not overfull
1: The Rx FIFO1 is overfull
3
RFF1
Rx FIFO1 full
This bit is set by hardware when Rx FIFO1 is full and reset by writting 1 to this bit.
0: The Rx FIFO1 is not full
1: The Rx FIFO1 is full
2
Reserved
Must be kept at reset value.
1:0
RFL1[1:0]
Rx FIFO1 length
These bits are the length of the Rx FIFO1.
21.4.6.
Interrupt enable register (CAN_INTEN)
Address offset: 0x14
Reset value: 0x0000 0000
This register has to be accessed by word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
SLPWIE
WIE
Summary of Contents for GD32F10 Series
Page 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Page 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Page 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Page 427: ...GD32F10x User Manual 427 value ...
Page 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...