
GD32F10x User Manual
649
This bit is set by software when one frame will be transmitted and reset by
hardware when the transmit mailbox is empty.
0: Transmit disabled
1: Transmit enabled
21.4.10.
Transmit mailbox property register (CAN_TMPx) (x=0..2)
Address offset: 0x184, 0x194, 0x1A4
Reset value: 0xXXXX XXXX
This register has to be accessed by word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
TS[15:0]
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
TSEN
Reserved
DLENC[3:0]
rw
rw
Bits
Fields
Descriptions
31:16
TS[15:0]
Time stamp
The time stamp of frame in transmit mailbox.
15:9
Reserved
Must be kept at reset value.
8
TSEN
Time stamp enable
0: Time stamp disabled
1: Time stamp enabled. The TS[15:0] will be transmitted in the DB6 and DB7 in
DL.
This bit is available when the TTC bit in CAN_CTL is set.
7:4
Reserved
Must be kept at reset value.
3:0
DLENC[3:0]
Data length code
DLENC[3:0] is the number of bytes in a frame.
21.4.11.
Transmit mailbox data0 register (CAN_TMDATA0x) (x=0..2)
Address offset: 0x188, 0x198, 0x1A8
Reset value: 0xXXXX XXXX
This register has to be accessed by word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Summary of Contents for GD32F10 Series
Page 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Page 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Page 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Page 427: ...GD32F10x User Manual 427 value ...
Page 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...