GD32F10x User Manual
166
23:22
CTL5[1:0]
Port 5 configuration bits
These bits are set and cleared by software
refer to CTL0[1:0]description
21:20
MD5[1:0]
Port 5 mode bits
These bits are set and cleared by software
refer to MD0[1:0]description
19:18
CTL4[1:0]
Port 4 configuration bits
These bits are set and cleared by software
refer to CTL0[1:0]description
17:16
MD4[1:0]
Port 4 mode bits
These bits are set and cleared by software
refer to MD0[1:0]description
15:14
CTL3[1:0]
Port 3 configuration bits
These bits are set and cleared by software
refer to CTL0[1:0]description
13:12
MD3[1:0]
Port 3 mode bits
These bits are set and cleared by software
refer to MD0[1:0]description
11:10
CTL2[1:0]
Port 2 configuration bits
These bits are set and cleared by software
refer to CTL0[1:0]description
9:8
MD2[1:0]
Port 2 mode bits
These bits are set and cleared by software
refer to MD0[1:0]description
7:6
CTL1[1:0]
Port 1 configuration bits
These bits are set and cleared by software
refer to CTL0[1:0]description
5:4
MD1[1:0]
Port 1 mode bits
These bits are set and cleared by software
refer to MD0[1:0]description
3:2
CTL0[1:0]
Pin 0 configuration bits
These bits are set and cleared by software
Input mode ( MD[1:0] =00)
00: Analog mode
01: Floating input
10: Input with pull-up / pull-down
11: Reserved
Summary of Contents for GD32F10 Series
Page 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Page 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Page 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Page 427: ...GD32F10x User Manual 427 value ...
Page 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...