GD32F10x User Manual
642
This bit is reset by hardware when the mailbox 1 is empty.
14:12
Reserved
Must be kept at reset value.
11
MTE1
Mailbox 1 transmit error
This bit is set by hardware when the transmit error occurs. This bit is reset by
writting 1 to this bit or MTF1 bit in CAN_TSTAT register. This bit is reset by
hardware when next transmit starts.
10
MAL1
Mailbox 1 arbitration lost
This bit is set when the arbitration lost occurs. This bit is reset by writting 1 to this
bit or MTF1 bit in CAN_TSTAT register. This bit is reset by hardware when next
transmit starts.
9
MTFNERR1
Mailbox 1 transmit finished with no error
This bit is set when the transmission finishes and no error occurs. This bit is reset
by writting 1 to this bit or MTF1 bit in CAN_TSTAT register. This bit is reset by
hardware when the transmission finishes with error.
0: Mailbox 1 transmit finished with error
1: Mailbox 1 transmit finished with no error
8
MTF1
Mailbox 1 transmit finished
This bit is set by hardware when the transmission finishes or aborts. This bit is
reset by writting 1 to this bit or TEN bit in CAN_TMI1 is 1.
0: Mailbox 1 transmit is progressing
1: Mailbox 1 transmit finished
7
MST0
Mailbox 0 stop transmitting
This bit is set by the software to stop mailbox 0 transmitting.
This bit is reset by the hardware when the mailbox 0 is empty.
6:4
Reserved
Must be kept at reset value.
3
MTE0
Mailbox 0 transmit error
This bit is set by hardware when the transmit error occurs. This bit is reset by
writting 1 to this bit or MTF0 bit in CAN_TSTAT register. This bit is reset by
hardware when next transmit starts.
2
MAL0
Mailbox 0 arbitration lost
This bit is set when the arbitration lost occurs. This bit is reset by writting 1 to this
bit or MTF0 bit in CAN_TSTAT register. This bit is reset by hardware when next
transmit starts.
1
MTFNERR0
Mailbox 0 transmit finished with no error
This bit is set when the transmission finishes and no error occurs. This bit is reset
by writting 1 to this bit or MTF0 bit in CAN_TSTAT register. This bit is reset by
hardware when the transmission finishes with error.
0: Mailbox 0 transmit finished with error
Summary of Contents for GD32F10 Series
Page 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Page 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Page 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Page 427: ...GD32F10x User Manual 427 value ...
Page 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...