GD32F10x User Manual
702
This error can be due to inconsistent Ethernet Type field and IP header Version field
values, a header checksum mismatch in IPv4, or an Ethernet frame lacking the
expected number of IP header bytes.
0: No IPv header checksum error occurred
1: An error in the IPv4 or IPv6 header
6
LCO
Late collision bit
This bit indicates a collision occurs after 64 bytes have been received
This bit only valid in Half-duplex mode.
0: No late collision occurred
1: Late collision has occurred
5
FRMT
Frame type bit
This bit is not valid for Runt frames less than 14 bytes.
0: The received frame is an IEEE802.3 frame
1: The receive frame is an Ethernet-type frame (the LT field is greater than or
equal to 0x0600)
4
RWDT
Receive watchdog timeout bit
When WDD=0, this bit indicates a frame with more than 2048 bytes was detected.
When WDD=1, this bit indicates a frame with more than 16384 bytes was
detected.
0: No receive watchdog timeout occurred
1: Watchdog timer overflowed during receiving and current frame is only a part of
frame.
3
RERR
Receive error bit
This bit indicates the interface signal RX_ER asserted when RX_DV signal is
active during frame receiving process.
0:No receive error occurred
1:Receive error occurred
2
DBERR
Dribble bit error bit
This bit is valid only in MII interface mode and indicates there is an incomplete
byte (odd cycles during reception) received.
0:No dribble bit error occurred
1: Dribble bit error occurred
1
CERR
CRC error bit
This bit is valid only when the LDES (RDES0[8]) is set and indicates FCS field in
received frame is mismatch with the calculation result of the hardware
0:No CRC error occurred
1:A CRC error occurred
0
PCERR
Payload checksum error bit
0: No payload checksum error occurred
1: The TCP, UDP or ICMP checksum the core calculated does not match the
Summary of Contents for GD32F10 Series
Page 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Page 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Page 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Page 427: ...GD32F10x User Manual 427 value ...
Page 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...