GD32F10x User Manual
571
ATA card.
0: CE-ATA interrupt enable
1: CE_ATA interrupt disable
12
ENCMDC
CMD completion signal enabled (CE-ATA only)
This bit defines if there is command completion signal or not in CE-ATA card.
0: no completion signal
1: have completion signal
11
SUSPEND
SD I/O suspend command(SD I/O only)
This bit defines whether the CSM to send a suspend command or not. This bit is
only used for SDIO card.
0: no effect
1: suspend command
10
CSMEN
Command state machine (CSM) enable bit
0: Command state machine disable (stay on CS_Idle)
1: Command state machine enable
9
WAITDEND
Waits for ends of data transfer.
If this bit is set, the command state machine starts to send a command must wait
the end of data transfer.
0: no effect
1: Wait the end of data transfer
8
INTWAIT
Interrupt wait instead of timeout
This bit defines the command state machine to wait card interrupt at CS_Wait state
in command state machine. If this bit is set, no command wait timeout generated.
0: Not wait interrupt.
1: Wait interrupt.
7:6
CMDRESP[1:0]
Command response type bits
These bits define the response type after sending a command message.
00: No response
01: Short response
10: No response
11: Long response
5:0
CMDIDX[5:0]
Command index
This field defines the command index to be sent to SDIO card.
Note:
Between Two write accesses to this register, it needs at least 3 SDIOCLK + 2 pclk2
which used to sync the registers to SDIOCLK clock domain.
19.8.5.
Command index response register (SDIO_RSPCMDIDX)
Address offset: 0x10
Summary of Contents for GD32F10 Series
Page 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Page 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Page 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Page 427: ...GD32F10x User Manual 427 value ...
Page 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...